This graph shows which files directly or indirectly include this file:
Defines | |
#define | pILAT ((uint32_t volatile *)ILAT) |
#define | bfin_read_ILAT() bfin_read32(ILAT) |
#define | bfin_write_ILAT(val) bfin_write32(ILAT, val) |
#define | pIMASK ((uint32_t volatile *)IMASK) |
#define | bfin_read_IMASK() bfin_read32(IMASK) |
#define | bfin_write_IMASK(val) bfin_write32(IMASK, val) |
#define | pIPEND ((uint32_t volatile *)IPEND) |
#define | bfin_read_IPEND() bfin_read32(IPEND) |
#define | bfin_write_IPEND(val) bfin_write32(IPEND, val) |
#define | pIPRIO ((uint32_t volatile *)IPRIO) |
#define | bfin_read_IPRIO() bfin_read32(IPRIO) |
#define | bfin_write_IPRIO(val) bfin_write32(IPRIO, val) |
#define | pTCNTL ((uint32_t volatile *)TCNTL) |
#define | bfin_read_TCNTL() bfin_read32(TCNTL) |
#define | bfin_write_TCNTL(val) bfin_write32(TCNTL, val) |
#define | pTPERIOD ((uint32_t volatile *)TPERIOD) |
#define | bfin_read_TPERIOD() bfin_read32(TPERIOD) |
#define | bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val) |
#define | pTSCALE ((uint32_t volatile *)TSCALE) |
#define | bfin_read_TSCALE() bfin_read32(TSCALE) |
#define | bfin_write_TSCALE(val) bfin_write32(TSCALE, val) |
#define | pTCOUNT ((uint32_t volatile *)TCOUNT) |
#define | bfin_read_TCOUNT() bfin_read32(TCOUNT) |
#define | bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val) |
#define | pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) |
#define | bfin_read_SRAM_BASE_ADDR() bfin_readPTR(SRAM_BASE_ADDR) |
#define | bfin_write_SRAM_BASE_ADDR(val) bfin_writePTR(SRAM_BASE_ADDR, val) |
#define | pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) |
#define | bfin_read_DMEM_CONTROL() bfin_read32(DMEM_CONTROL) |
#define | bfin_write_DMEM_CONTROL(val) bfin_write32(DMEM_CONTROL, val) |
#define | pDCPLB_FAULT_STATUS ((uint32_t volatile *)DCPLB_FAULT_STATUS) |
#define | bfin_read_DCPLB_FAULT_STATUS() bfin_read32(DCPLB_FAULT_STATUS) |
#define | bfin_write_DCPLB_FAULT_STATUS(val) bfin_write32(DCPLB_FAULT_STATUS, val) |
#define | pDCPLB_FAULT_ADDR ((uint32_t volatile *)DCPLB_FAULT_ADDR) |
#define | bfin_read_DCPLB_FAULT_ADDR() bfin_read32(DCPLB_FAULT_ADDR) |
#define | bfin_write_DCPLB_FAULT_ADDR(val) bfin_write32(DCPLB_FAULT_ADDR, val) |
#define | pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) |
#define | bfin_read_DCPLB_ADDR0() bfin_readPTR(DCPLB_ADDR0) |
#define | bfin_write_DCPLB_ADDR0(val) bfin_writePTR(DCPLB_ADDR0, val) |
#define | pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) |
#define | bfin_read_DCPLB_ADDR1() bfin_readPTR(DCPLB_ADDR1) |
#define | bfin_write_DCPLB_ADDR1(val) bfin_writePTR(DCPLB_ADDR1, val) |
#define | pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) |
#define | bfin_read_DCPLB_ADDR2() bfin_readPTR(DCPLB_ADDR2) |
#define | bfin_write_DCPLB_ADDR2(val) bfin_writePTR(DCPLB_ADDR2, val) |
#define | pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) |
#define | bfin_read_DCPLB_ADDR3() bfin_readPTR(DCPLB_ADDR3) |
#define | bfin_write_DCPLB_ADDR3(val) bfin_writePTR(DCPLB_ADDR3, val) |
#define | pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) |
#define | bfin_read_DCPLB_ADDR4() bfin_readPTR(DCPLB_ADDR4) |
#define | bfin_write_DCPLB_ADDR4(val) bfin_writePTR(DCPLB_ADDR4, val) |
#define | pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) |
#define | bfin_read_DCPLB_ADDR5() bfin_readPTR(DCPLB_ADDR5) |
#define | bfin_write_DCPLB_ADDR5(val) bfin_writePTR(DCPLB_ADDR5, val) |
#define | pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) |
#define | bfin_read_DCPLB_ADDR6() bfin_readPTR(DCPLB_ADDR6) |
#define | bfin_write_DCPLB_ADDR6(val) bfin_writePTR(DCPLB_ADDR6, val) |
#define | pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) |
#define | bfin_read_DCPLB_ADDR7() bfin_readPTR(DCPLB_ADDR7) |
#define | bfin_write_DCPLB_ADDR7(val) bfin_writePTR(DCPLB_ADDR7, val) |
#define | pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) |
#define | bfin_read_DCPLB_ADDR8() bfin_readPTR(DCPLB_ADDR8) |
#define | bfin_write_DCPLB_ADDR8(val) bfin_writePTR(DCPLB_ADDR8, val) |
#define | pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) |
#define | bfin_read_DCPLB_ADDR9() bfin_readPTR(DCPLB_ADDR9) |
#define | bfin_write_DCPLB_ADDR9(val) bfin_writePTR(DCPLB_ADDR9, val) |
#define | pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) |
#define | bfin_read_DCPLB_ADDR10() bfin_readPTR(DCPLB_ADDR10) |
#define | bfin_write_DCPLB_ADDR10(val) bfin_writePTR(DCPLB_ADDR10, val) |
#define | pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) |
#define | bfin_read_DCPLB_ADDR11() bfin_readPTR(DCPLB_ADDR11) |
#define | bfin_write_DCPLB_ADDR11(val) bfin_writePTR(DCPLB_ADDR11, val) |
#define | pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) |
#define | bfin_read_DCPLB_ADDR12() bfin_readPTR(DCPLB_ADDR12) |
#define | bfin_write_DCPLB_ADDR12(val) bfin_writePTR(DCPLB_ADDR12, val) |
#define | pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) |
#define | bfin_read_DCPLB_ADDR13() bfin_readPTR(DCPLB_ADDR13) |
#define | bfin_write_DCPLB_ADDR13(val) bfin_writePTR(DCPLB_ADDR13, val) |
#define | pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) |
#define | bfin_read_DCPLB_ADDR14() bfin_readPTR(DCPLB_ADDR14) |
#define | bfin_write_DCPLB_ADDR14(val) bfin_writePTR(DCPLB_ADDR14, val) |
#define | pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) |
#define | bfin_read_DCPLB_ADDR15() bfin_readPTR(DCPLB_ADDR15) |
#define | bfin_write_DCPLB_ADDR15(val) bfin_writePTR(DCPLB_ADDR15, val) |
#define | pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) |
#define | bfin_read_DCPLB_DATA0() bfin_read32(DCPLB_DATA0) |
#define | bfin_write_DCPLB_DATA0(val) bfin_write32(DCPLB_DATA0, val) |
#define | pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) |
#define | bfin_read_DCPLB_DATA1() bfin_read32(DCPLB_DATA1) |
#define | bfin_write_DCPLB_DATA1(val) bfin_write32(DCPLB_DATA1, val) |
#define | pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) |
#define | bfin_read_DCPLB_DATA2() bfin_read32(DCPLB_DATA2) |
#define | bfin_write_DCPLB_DATA2(val) bfin_write32(DCPLB_DATA2, val) |
#define | pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) |
#define | bfin_read_DCPLB_DATA3() bfin_read32(DCPLB_DATA3) |
#define | bfin_write_DCPLB_DATA3(val) bfin_write32(DCPLB_DATA3, val) |
#define | pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) |
#define | bfin_read_DCPLB_DATA4() bfin_read32(DCPLB_DATA4) |
#define | bfin_write_DCPLB_DATA4(val) bfin_write32(DCPLB_DATA4, val) |
#define | pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) |
#define | bfin_read_DCPLB_DATA5() bfin_read32(DCPLB_DATA5) |
#define | bfin_write_DCPLB_DATA5(val) bfin_write32(DCPLB_DATA5, val) |
#define | pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) |
#define | bfin_read_DCPLB_DATA6() bfin_read32(DCPLB_DATA6) |
#define | bfin_write_DCPLB_DATA6(val) bfin_write32(DCPLB_DATA6, val) |
#define | pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) |
#define | bfin_read_DCPLB_DATA7() bfin_read32(DCPLB_DATA7) |
#define | bfin_write_DCPLB_DATA7(val) bfin_write32(DCPLB_DATA7, val) |
#define | pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) |
#define | bfin_read_DCPLB_DATA8() bfin_read32(DCPLB_DATA8) |
#define | bfin_write_DCPLB_DATA8(val) bfin_write32(DCPLB_DATA8, val) |
#define | pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) |
#define | bfin_read_DCPLB_DATA9() bfin_read32(DCPLB_DATA9) |
#define | bfin_write_DCPLB_DATA9(val) bfin_write32(DCPLB_DATA9, val) |
#define | pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) |
#define | bfin_read_DCPLB_DATA10() bfin_read32(DCPLB_DATA10) |
#define | bfin_write_DCPLB_DATA10(val) bfin_write32(DCPLB_DATA10, val) |
#define | pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) |
#define | bfin_read_DCPLB_DATA11() bfin_read32(DCPLB_DATA11) |
#define | bfin_write_DCPLB_DATA11(val) bfin_write32(DCPLB_DATA11, val) |
#define | pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) |
#define | bfin_read_DCPLB_DATA12() bfin_read32(DCPLB_DATA12) |
#define | bfin_write_DCPLB_DATA12(val) bfin_write32(DCPLB_DATA12, val) |
#define | pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) |
#define | bfin_read_DCPLB_DATA13() bfin_read32(DCPLB_DATA13) |
#define | bfin_write_DCPLB_DATA13(val) bfin_write32(DCPLB_DATA13, val) |
#define | pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) |
#define | bfin_read_DCPLB_DATA14() bfin_read32(DCPLB_DATA14) |
#define | bfin_write_DCPLB_DATA14(val) bfin_write32(DCPLB_DATA14, val) |
#define | pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) |
#define | bfin_read_DCPLB_DATA15() bfin_read32(DCPLB_DATA15) |
#define | bfin_write_DCPLB_DATA15(val) bfin_write32(DCPLB_DATA15, val) |
#define | pDTECOMMAND ((uint32_t volatile *)DTECOMMAND) |
#define | bfin_read_DTECOMMAND() bfin_read32(DTECOMMAND) |
#define | bfin_write_DTECOMMAND(val) bfin_write32(DTECOMMAND, val) |
#define | pDTEDATA0 ((uint32_t volatile *)DTEDATA0) |
#define | bfin_read_DTEDATA0() bfin_read32(DTEDATA0) |
#define | bfin_write_DTEDATA0(val) bfin_write32(DTEDATA0, val) |
#define | pDTEDATA1 ((uint32_t volatile *)DTEDATA1) |
#define | bfin_read_DTEDATA1() bfin_read32(DTEDATA1) |
#define | bfin_write_DTEDATA1(val) bfin_write32(DTEDATA1, val) |
#define | pEVT0 ((void * volatile *)EVT0) |
#define | bfin_read_EVT0() bfin_readPTR(EVT0) |
#define | bfin_write_EVT0(val) bfin_writePTR(EVT0, val) |
#define | pEVT1 ((void * volatile *)EVT1) |
#define | bfin_read_EVT1() bfin_readPTR(EVT1) |
#define | bfin_write_EVT1(val) bfin_writePTR(EVT1, val) |
#define | pEVT2 ((void * volatile *)EVT2) |
#define | bfin_read_EVT2() bfin_readPTR(EVT2) |
#define | bfin_write_EVT2(val) bfin_writePTR(EVT2, val) |
#define | pEVT3 ((void * volatile *)EVT3) |
#define | bfin_read_EVT3() bfin_readPTR(EVT3) |
#define | bfin_write_EVT3(val) bfin_writePTR(EVT3, val) |
#define | pEVT4 ((void * volatile *)EVT4) |
#define | bfin_read_EVT4() bfin_readPTR(EVT4) |
#define | bfin_write_EVT4(val) bfin_writePTR(EVT4, val) |
#define | pEVT5 ((void * volatile *)EVT5) |
#define | bfin_read_EVT5() bfin_readPTR(EVT5) |
#define | bfin_write_EVT5(val) bfin_writePTR(EVT5, val) |
#define | pEVT6 ((void * volatile *)EVT6) |
#define | bfin_read_EVT6() bfin_readPTR(EVT6) |
#define | bfin_write_EVT6(val) bfin_writePTR(EVT6, val) |
#define | pEVT7 ((void * volatile *)EVT7) |
#define | bfin_read_EVT7() bfin_readPTR(EVT7) |
#define | bfin_write_EVT7(val) bfin_writePTR(EVT7, val) |
#define | pEVT8 ((void * volatile *)EVT8) |
#define | bfin_read_EVT8() bfin_readPTR(EVT8) |
#define | bfin_write_EVT8(val) bfin_writePTR(EVT8, val) |
#define | pEVT9 ((void * volatile *)EVT9) |
#define | bfin_read_EVT9() bfin_readPTR(EVT9) |
#define | bfin_write_EVT9(val) bfin_writePTR(EVT9, val) |
#define | pEVT10 ((void * volatile *)EVT10) |
#define | bfin_read_EVT10() bfin_readPTR(EVT10) |
#define | bfin_write_EVT10(val) bfin_writePTR(EVT10, val) |
#define | pEVT11 ((void * volatile *)EVT11) |
#define | bfin_read_EVT11() bfin_readPTR(EVT11) |
#define | bfin_write_EVT11(val) bfin_writePTR(EVT11, val) |
#define | pEVT12 ((void * volatile *)EVT12) |
#define | bfin_read_EVT12() bfin_readPTR(EVT12) |
#define | bfin_write_EVT12(val) bfin_writePTR(EVT12, val) |
#define | pEVT13 ((void * volatile *)EVT13) |
#define | bfin_read_EVT13() bfin_readPTR(EVT13) |
#define | bfin_write_EVT13(val) bfin_writePTR(EVT13, val) |
#define | pEVT14 ((void * volatile *)EVT14) |
#define | bfin_read_EVT14() bfin_readPTR(EVT14) |
#define | bfin_write_EVT14(val) bfin_writePTR(EVT14, val) |
#define | pEVT15 ((void * volatile *)EVT15) |
#define | bfin_read_EVT15() bfin_readPTR(EVT15) |
#define | bfin_write_EVT15(val) bfin_writePTR(EVT15, val) |
#define | pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) |
#define | bfin_read_IMEM_CONTROL() bfin_read32(IMEM_CONTROL) |
#define | bfin_write_IMEM_CONTROL(val) bfin_write32(IMEM_CONTROL, val) |
#define | pICPLB_FAULT_STATUS ((uint32_t volatile *)ICPLB_FAULT_STATUS) |
#define | bfin_read_ICPLB_FAULT_STATUS() bfin_read32(ICPLB_FAULT_STATUS) |
#define | bfin_write_ICPLB_FAULT_STATUS(val) bfin_write32(ICPLB_FAULT_STATUS, val) |
#define | pICPLB_FAULT_ADDR ((uint32_t volatile *)ICPLB_FAULT_ADDR) |
#define | bfin_read_ICPLB_FAULT_ADDR() bfin_read32(ICPLB_FAULT_ADDR) |
#define | bfin_write_ICPLB_FAULT_ADDR(val) bfin_write32(ICPLB_FAULT_ADDR, val) |
#define | pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) |
#define | bfin_read_ICPLB_ADDR0() bfin_readPTR(ICPLB_ADDR0) |
#define | bfin_write_ICPLB_ADDR0(val) bfin_writePTR(ICPLB_ADDR0, val) |
#define | pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) |
#define | bfin_read_ICPLB_ADDR1() bfin_readPTR(ICPLB_ADDR1) |
#define | bfin_write_ICPLB_ADDR1(val) bfin_writePTR(ICPLB_ADDR1, val) |
#define | pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) |
#define | bfin_read_ICPLB_ADDR2() bfin_readPTR(ICPLB_ADDR2) |
#define | bfin_write_ICPLB_ADDR2(val) bfin_writePTR(ICPLB_ADDR2, val) |
#define | pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) |
#define | bfin_read_ICPLB_ADDR3() bfin_readPTR(ICPLB_ADDR3) |
#define | bfin_write_ICPLB_ADDR3(val) bfin_writePTR(ICPLB_ADDR3, val) |
#define | pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) |
#define | bfin_read_ICPLB_ADDR4() bfin_readPTR(ICPLB_ADDR4) |
#define | bfin_write_ICPLB_ADDR4(val) bfin_writePTR(ICPLB_ADDR4, val) |
#define | pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) |
#define | bfin_read_ICPLB_ADDR5() bfin_readPTR(ICPLB_ADDR5) |
#define | bfin_write_ICPLB_ADDR5(val) bfin_writePTR(ICPLB_ADDR5, val) |
#define | pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) |
#define | bfin_read_ICPLB_ADDR6() bfin_readPTR(ICPLB_ADDR6) |
#define | bfin_write_ICPLB_ADDR6(val) bfin_writePTR(ICPLB_ADDR6, val) |
#define | pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) |
#define | bfin_read_ICPLB_ADDR7() bfin_readPTR(ICPLB_ADDR7) |
#define | bfin_write_ICPLB_ADDR7(val) bfin_writePTR(ICPLB_ADDR7, val) |
#define | pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) |
#define | bfin_read_ICPLB_ADDR8() bfin_readPTR(ICPLB_ADDR8) |
#define | bfin_write_ICPLB_ADDR8(val) bfin_writePTR(ICPLB_ADDR8, val) |
#define | pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) |
#define | bfin_read_ICPLB_ADDR9() bfin_readPTR(ICPLB_ADDR9) |
#define | bfin_write_ICPLB_ADDR9(val) bfin_writePTR(ICPLB_ADDR9, val) |
#define | pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) |
#define | bfin_read_ICPLB_ADDR10() bfin_readPTR(ICPLB_ADDR10) |
#define | bfin_write_ICPLB_ADDR10(val) bfin_writePTR(ICPLB_ADDR10, val) |
#define | pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) |
#define | bfin_read_ICPLB_ADDR11() bfin_readPTR(ICPLB_ADDR11) |
#define | bfin_write_ICPLB_ADDR11(val) bfin_writePTR(ICPLB_ADDR11, val) |
#define | pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) |
#define | bfin_read_ICPLB_ADDR12() bfin_readPTR(ICPLB_ADDR12) |
#define | bfin_write_ICPLB_ADDR12(val) bfin_writePTR(ICPLB_ADDR12, val) |
#define | pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) |
#define | bfin_read_ICPLB_ADDR13() bfin_readPTR(ICPLB_ADDR13) |
#define | bfin_write_ICPLB_ADDR13(val) bfin_writePTR(ICPLB_ADDR13, val) |
#define | pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) |
#define | bfin_read_ICPLB_ADDR14() bfin_readPTR(ICPLB_ADDR14) |
#define | bfin_write_ICPLB_ADDR14(val) bfin_writePTR(ICPLB_ADDR14, val) |
#define | pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) |
#define | bfin_read_ICPLB_ADDR15() bfin_readPTR(ICPLB_ADDR15) |
#define | bfin_write_ICPLB_ADDR15(val) bfin_writePTR(ICPLB_ADDR15, val) |
#define | pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) |
#define | bfin_read_ICPLB_DATA0() bfin_read32(ICPLB_DATA0) |
#define | bfin_write_ICPLB_DATA0(val) bfin_write32(ICPLB_DATA0, val) |
#define | pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) |
#define | bfin_read_ICPLB_DATA1() bfin_read32(ICPLB_DATA1) |
#define | bfin_write_ICPLB_DATA1(val) bfin_write32(ICPLB_DATA1, val) |
#define | pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) |
#define | bfin_read_ICPLB_DATA2() bfin_read32(ICPLB_DATA2) |
#define | bfin_write_ICPLB_DATA2(val) bfin_write32(ICPLB_DATA2, val) |
#define | pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) |
#define | bfin_read_ICPLB_DATA3() bfin_read32(ICPLB_DATA3) |
#define | bfin_write_ICPLB_DATA3(val) bfin_write32(ICPLB_DATA3, val) |
#define | pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) |
#define | bfin_read_ICPLB_DATA4() bfin_read32(ICPLB_DATA4) |
#define | bfin_write_ICPLB_DATA4(val) bfin_write32(ICPLB_DATA4, val) |
#define | pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) |
#define | bfin_read_ICPLB_DATA5() bfin_read32(ICPLB_DATA5) |
#define | bfin_write_ICPLB_DATA5(val) bfin_write32(ICPLB_DATA5, val) |
#define | pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) |
#define | bfin_read_ICPLB_DATA6() bfin_read32(ICPLB_DATA6) |
#define | bfin_write_ICPLB_DATA6(val) bfin_write32(ICPLB_DATA6, val) |
#define | pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) |
#define | bfin_read_ICPLB_DATA7() bfin_read32(ICPLB_DATA7) |
#define | bfin_write_ICPLB_DATA7(val) bfin_write32(ICPLB_DATA7, val) |
#define | pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) |
#define | bfin_read_ICPLB_DATA8() bfin_read32(ICPLB_DATA8) |
#define | bfin_write_ICPLB_DATA8(val) bfin_write32(ICPLB_DATA8, val) |
#define | pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) |
#define | bfin_read_ICPLB_DATA9() bfin_read32(ICPLB_DATA9) |
#define | bfin_write_ICPLB_DATA9(val) bfin_write32(ICPLB_DATA9, val) |
#define | pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) |
#define | bfin_read_ICPLB_DATA10() bfin_read32(ICPLB_DATA10) |
#define | bfin_write_ICPLB_DATA10(val) bfin_write32(ICPLB_DATA10, val) |
#define | pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) |
#define | bfin_read_ICPLB_DATA11() bfin_read32(ICPLB_DATA11) |
#define | bfin_write_ICPLB_DATA11(val) bfin_write32(ICPLB_DATA11, val) |
#define | pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) |
#define | bfin_read_ICPLB_DATA12() bfin_read32(ICPLB_DATA12) |
#define | bfin_write_ICPLB_DATA12(val) bfin_write32(ICPLB_DATA12, val) |
#define | pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) |
#define | bfin_read_ICPLB_DATA13() bfin_read32(ICPLB_DATA13) |
#define | bfin_write_ICPLB_DATA13(val) bfin_write32(ICPLB_DATA13, val) |
#define | pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) |
#define | bfin_read_ICPLB_DATA14() bfin_read32(ICPLB_DATA14) |
#define | bfin_write_ICPLB_DATA14(val) bfin_write32(ICPLB_DATA14, val) |
#define | pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) |
#define | bfin_read_ICPLB_DATA15() bfin_read32(ICPLB_DATA15) |
#define | bfin_write_ICPLB_DATA15(val) bfin_write32(ICPLB_DATA15, val) |
#define | pITECOMMAND ((uint32_t volatile *)ITECOMMAND) |
#define | bfin_read_ITECOMMAND() bfin_read32(ITECOMMAND) |
#define | bfin_write_ITECOMMAND(val) bfin_write32(ITECOMMAND, val) |
#define | pITEDATA0 ((uint32_t volatile *)ITEDATA0) |
#define | bfin_read_ITEDATA0() bfin_read32(ITEDATA0) |
#define | bfin_write_ITEDATA0(val) bfin_write32(ITEDATA0, val) |
#define | pITEDATA1 ((uint32_t volatile *)ITEDATA1) |
#define | bfin_read_ITEDATA1() bfin_read32(ITEDATA1) |
#define | bfin_write_ITEDATA1(val) bfin_write32(ITEDATA1, val) |
#define | pMDMAFLX0_DMACNFG_D ((uint16_t volatile *)MDMAFLX0_DMACNFG_D) |
#define | bfin_read_MDMAFLX0_DMACNFG_D() bfin_read16(MDMAFLX0_DMACNFG_D) |
#define | bfin_write_MDMAFLX0_DMACNFG_D(val) bfin_write16(MDMAFLX0_DMACNFG_D, val) |
#define | pMDMAFLX0_XCOUNT_D ((uint16_t volatile *)MDMAFLX0_XCOUNT_D) |
#define | bfin_read_MDMAFLX0_XCOUNT_D() bfin_read16(MDMAFLX0_XCOUNT_D) |
#define | bfin_write_MDMAFLX0_XCOUNT_D(val) bfin_write16(MDMAFLX0_XCOUNT_D, val) |
#define | pMDMAFLX0_XMODIFY_D ((uint16_t volatile *)MDMAFLX0_XMODIFY_D) |
#define | bfin_read_MDMAFLX0_XMODIFY_D() bfin_read16(MDMAFLX0_XMODIFY_D) |
#define | bfin_write_MDMAFLX0_XMODIFY_D(val) bfin_write16(MDMAFLX0_XMODIFY_D, val) |
#define | pMDMAFLX0_YCOUNT_D ((uint16_t volatile *)MDMAFLX0_YCOUNT_D) |
#define | bfin_read_MDMAFLX0_YCOUNT_D() bfin_read16(MDMAFLX0_YCOUNT_D) |
#define | bfin_write_MDMAFLX0_YCOUNT_D(val) bfin_write16(MDMAFLX0_YCOUNT_D, val) |
#define | pMDMAFLX0_YMODIFY_D ((uint16_t volatile *)MDMAFLX0_YMODIFY_D) |
#define | bfin_read_MDMAFLX0_YMODIFY_D() bfin_read16(MDMAFLX0_YMODIFY_D) |
#define | bfin_write_MDMAFLX0_YMODIFY_D(val) bfin_write16(MDMAFLX0_YMODIFY_D, val) |
#define | pMDMAFLX0_IRQSTAT_D ((uint16_t volatile *)MDMAFLX0_IRQSTAT_D) |
#define | bfin_read_MDMAFLX0_IRQSTAT_D() bfin_read16(MDMAFLX0_IRQSTAT_D) |
#define | bfin_write_MDMAFLX0_IRQSTAT_D(val) bfin_write16(MDMAFLX0_IRQSTAT_D, val) |
#define | pMDMAFLX0_PMAP_D ((uint16_t volatile *)MDMAFLX0_PMAP_D) |
#define | bfin_read_MDMAFLX0_PMAP_D() bfin_read16(MDMAFLX0_PMAP_D) |
#define | bfin_write_MDMAFLX0_PMAP_D(val) bfin_write16(MDMAFLX0_PMAP_D, val) |
#define | pMDMAFLX0_CURXCOUNT_D ((uint16_t volatile *)MDMAFLX0_CURXCOUNT_D) |
#define | bfin_read_MDMAFLX0_CURXCOUNT_D() bfin_read16(MDMAFLX0_CURXCOUNT_D) |
#define | bfin_write_MDMAFLX0_CURXCOUNT_D(val) bfin_write16(MDMAFLX0_CURXCOUNT_D, val) |
#define | pMDMAFLX0_CURYCOUNT_D ((uint16_t volatile *)MDMAFLX0_CURYCOUNT_D) |
#define | bfin_read_MDMAFLX0_CURYCOUNT_D() bfin_read16(MDMAFLX0_CURYCOUNT_D) |
#define | bfin_write_MDMAFLX0_CURYCOUNT_D(val) bfin_write16(MDMAFLX0_CURYCOUNT_D, val) |
#define | pMDMAFLX0_DMACNFG_S ((uint16_t volatile *)MDMAFLX0_DMACNFG_S) |
#define | bfin_read_MDMAFLX0_DMACNFG_S() bfin_read16(MDMAFLX0_DMACNFG_S) |
#define | bfin_write_MDMAFLX0_DMACNFG_S(val) bfin_write16(MDMAFLX0_DMACNFG_S, val) |
#define | pMDMAFLX0_XCOUNT_S ((uint16_t volatile *)MDMAFLX0_XCOUNT_S) |
#define | bfin_read_MDMAFLX0_XCOUNT_S() bfin_read16(MDMAFLX0_XCOUNT_S) |
#define | bfin_write_MDMAFLX0_XCOUNT_S(val) bfin_write16(MDMAFLX0_XCOUNT_S, val) |
#define | pMDMAFLX0_XMODIFY_S ((uint16_t volatile *)MDMAFLX0_XMODIFY_S) |
#define | bfin_read_MDMAFLX0_XMODIFY_S() bfin_read16(MDMAFLX0_XMODIFY_S) |
#define | bfin_write_MDMAFLX0_XMODIFY_S(val) bfin_write16(MDMAFLX0_XMODIFY_S, val) |
#define | pMDMAFLX0_YCOUNT_S ((uint16_t volatile *)MDMAFLX0_YCOUNT_S) |
#define | bfin_read_MDMAFLX0_YCOUNT_S() bfin_read16(MDMAFLX0_YCOUNT_S) |
#define | bfin_write_MDMAFLX0_YCOUNT_S(val) bfin_write16(MDMAFLX0_YCOUNT_S, val) |
#define | pMDMAFLX0_YMODIFY_S ((uint16_t volatile *)MDMAFLX0_YMODIFY_S) |
#define | bfin_read_MDMAFLX0_YMODIFY_S() bfin_read16(MDMAFLX0_YMODIFY_S) |
#define | bfin_write_MDMAFLX0_YMODIFY_S(val) bfin_write16(MDMAFLX0_YMODIFY_S, val) |
#define | pMDMAFLX0_IRQSTAT_S ((uint16_t volatile *)MDMAFLX0_IRQSTAT_S) |
#define | bfin_read_MDMAFLX0_IRQSTAT_S() bfin_read16(MDMAFLX0_IRQSTAT_S) |
#define | bfin_write_MDMAFLX0_IRQSTAT_S(val) bfin_write16(MDMAFLX0_IRQSTAT_S, val) |
#define | pMDMAFLX0_PMAP_S ((uint16_t volatile *)MDMAFLX0_PMAP_S) |
#define | bfin_read_MDMAFLX0_PMAP_S() bfin_read16(MDMAFLX0_PMAP_S) |
#define | bfin_write_MDMAFLX0_PMAP_S(val) bfin_write16(MDMAFLX0_PMAP_S, val) |
#define | pMDMAFLX0_CURXCOUNT_S ((uint16_t volatile *)MDMAFLX0_CURXCOUNT_S) |
#define | bfin_read_MDMAFLX0_CURXCOUNT_S() bfin_read16(MDMAFLX0_CURXCOUNT_S) |
#define | bfin_write_MDMAFLX0_CURXCOUNT_S(val) bfin_write16(MDMAFLX0_CURXCOUNT_S, val) |
#define | pMDMAFLX0_CURYCOUNT_S ((uint16_t volatile *)MDMAFLX0_CURYCOUNT_S) |
#define | bfin_read_MDMAFLX0_CURYCOUNT_S() bfin_read16(MDMAFLX0_CURYCOUNT_S) |
#define | bfin_write_MDMAFLX0_CURYCOUNT_S(val) bfin_write16(MDMAFLX0_CURYCOUNT_S, val) |
#define | pMDMAFLX1_DMACNFG_D ((uint16_t volatile *)MDMAFLX1_DMACNFG_D) |
#define | bfin_read_MDMAFLX1_DMACNFG_D() bfin_read16(MDMAFLX1_DMACNFG_D) |
#define | bfin_write_MDMAFLX1_DMACNFG_D(val) bfin_write16(MDMAFLX1_DMACNFG_D, val) |
#define | pMDMAFLX1_XCOUNT_D ((uint16_t volatile *)MDMAFLX1_XCOUNT_D) |
#define | bfin_read_MDMAFLX1_XCOUNT_D() bfin_read16(MDMAFLX1_XCOUNT_D) |
#define | bfin_write_MDMAFLX1_XCOUNT_D(val) bfin_write16(MDMAFLX1_XCOUNT_D, val) |
#define | pMDMAFLX1_XMODIFY_D ((uint16_t volatile *)MDMAFLX1_XMODIFY_D) |
#define | bfin_read_MDMAFLX1_XMODIFY_D() bfin_read16(MDMAFLX1_XMODIFY_D) |
#define | bfin_write_MDMAFLX1_XMODIFY_D(val) bfin_write16(MDMAFLX1_XMODIFY_D, val) |
#define | pMDMAFLX1_YCOUNT_D ((uint16_t volatile *)MDMAFLX1_YCOUNT_D) |
#define | bfin_read_MDMAFLX1_YCOUNT_D() bfin_read16(MDMAFLX1_YCOUNT_D) |
#define | bfin_write_MDMAFLX1_YCOUNT_D(val) bfin_write16(MDMAFLX1_YCOUNT_D, val) |
#define | pMDMAFLX1_YMODIFY_D ((uint16_t volatile *)MDMAFLX1_YMODIFY_D) |
#define | bfin_read_MDMAFLX1_YMODIFY_D() bfin_read16(MDMAFLX1_YMODIFY_D) |
#define | bfin_write_MDMAFLX1_YMODIFY_D(val) bfin_write16(MDMAFLX1_YMODIFY_D, val) |
#define | pMDMAFLX1_IRQSTAT_D ((uint16_t volatile *)MDMAFLX1_IRQSTAT_D) |
#define | bfin_read_MDMAFLX1_IRQSTAT_D() bfin_read16(MDMAFLX1_IRQSTAT_D) |
#define | bfin_write_MDMAFLX1_IRQSTAT_D(val) bfin_write16(MDMAFLX1_IRQSTAT_D, val) |
#define | pMDMAFLX1_PMAP_D ((uint16_t volatile *)MDMAFLX1_PMAP_D) |
#define | bfin_read_MDMAFLX1_PMAP_D() bfin_read16(MDMAFLX1_PMAP_D) |
#define | bfin_write_MDMAFLX1_PMAP_D(val) bfin_write16(MDMAFLX1_PMAP_D, val) |
#define | pMDMAFLX1_CURXCOUNT_D ((uint16_t volatile *)MDMAFLX1_CURXCOUNT_D) |
#define | bfin_read_MDMAFLX1_CURXCOUNT_D() bfin_read16(MDMAFLX1_CURXCOUNT_D) |
#define | bfin_write_MDMAFLX1_CURXCOUNT_D(val) bfin_write16(MDMAFLX1_CURXCOUNT_D, val) |
#define | pMDMAFLX1_CURYCOUNT_D ((uint16_t volatile *)MDMAFLX1_CURYCOUNT_D) |
#define | bfin_read_MDMAFLX1_CURYCOUNT_D() bfin_read16(MDMAFLX1_CURYCOUNT_D) |
#define | bfin_write_MDMAFLX1_CURYCOUNT_D(val) bfin_write16(MDMAFLX1_CURYCOUNT_D, val) |
#define | pMDMAFLX1_DMACNFG_S ((uint16_t volatile *)MDMAFLX1_DMACNFG_S) |
#define | bfin_read_MDMAFLX1_DMACNFG_S() bfin_read16(MDMAFLX1_DMACNFG_S) |
#define | bfin_write_MDMAFLX1_DMACNFG_S(val) bfin_write16(MDMAFLX1_DMACNFG_S, val) |
#define | pMDMAFLX1_XCOUNT_S ((uint16_t volatile *)MDMAFLX1_XCOUNT_S) |
#define | bfin_read_MDMAFLX1_XCOUNT_S() bfin_read16(MDMAFLX1_XCOUNT_S) |
#define | bfin_write_MDMAFLX1_XCOUNT_S(val) bfin_write16(MDMAFLX1_XCOUNT_S, val) |
#define | pMDMAFLX1_XMODIFY_S ((uint16_t volatile *)MDMAFLX1_XMODIFY_S) |
#define | bfin_read_MDMAFLX1_XMODIFY_S() bfin_read16(MDMAFLX1_XMODIFY_S) |
#define | bfin_write_MDMAFLX1_XMODIFY_S(val) bfin_write16(MDMAFLX1_XMODIFY_S, val) |
#define | pMDMAFLX1_YCOUNT_S ((uint16_t volatile *)MDMAFLX1_YCOUNT_S) |
#define | bfin_read_MDMAFLX1_YCOUNT_S() bfin_read16(MDMAFLX1_YCOUNT_S) |
#define | bfin_write_MDMAFLX1_YCOUNT_S(val) bfin_write16(MDMAFLX1_YCOUNT_S, val) |
#define | pMDMAFLX1_YMODIFY_S ((uint16_t volatile *)MDMAFLX1_YMODIFY_S) |
#define | bfin_read_MDMAFLX1_YMODIFY_S() bfin_read16(MDMAFLX1_YMODIFY_S) |
#define | bfin_write_MDMAFLX1_YMODIFY_S(val) bfin_write16(MDMAFLX1_YMODIFY_S, val) |
#define | pMDMAFLX1_IRQSTAT_S ((uint16_t volatile *)MDMAFLX1_IRQSTAT_S) |
#define | bfin_read_MDMAFLX1_IRQSTAT_S() bfin_read16(MDMAFLX1_IRQSTAT_S) |
#define | bfin_write_MDMAFLX1_IRQSTAT_S(val) bfin_write16(MDMAFLX1_IRQSTAT_S, val) |
#define | pMDMAFLX1_PMAP_S ((uint16_t volatile *)MDMAFLX1_PMAP_S) |
#define | bfin_read_MDMAFLX1_PMAP_S() bfin_read16(MDMAFLX1_PMAP_S) |
#define | bfin_write_MDMAFLX1_PMAP_S(val) bfin_write16(MDMAFLX1_PMAP_S, val) |
#define | pMDMAFLX1_CURXCOUNT_S ((uint16_t volatile *)MDMAFLX1_CURXCOUNT_S) |
#define | bfin_read_MDMAFLX1_CURXCOUNT_S() bfin_read16(MDMAFLX1_CURXCOUNT_S) |
#define | bfin_write_MDMAFLX1_CURXCOUNT_S(val) bfin_write16(MDMAFLX1_CURXCOUNT_S, val) |
#define | pMDMAFLX1_CURYCOUNT_S ((uint16_t volatile *)MDMAFLX1_CURYCOUNT_S) |
#define | bfin_read_MDMAFLX1_CURYCOUNT_S() bfin_read16(MDMAFLX1_CURYCOUNT_S) |
#define | bfin_write_MDMAFLX1_CURYCOUNT_S(val) bfin_write16(MDMAFLX1_CURYCOUNT_S, val) |
#define | pDMAFLX0_DMACNFG ((uint16_t volatile *)DMAFLX0_DMACNFG) |
#define | bfin_read_DMAFLX0_DMACNFG() bfin_read16(DMAFLX0_DMACNFG) |
#define | bfin_write_DMAFLX0_DMACNFG(val) bfin_write16(DMAFLX0_DMACNFG, val) |
#define | pDMAFLX0_XCOUNT ((uint16_t volatile *)DMAFLX0_XCOUNT) |
#define | bfin_read_DMAFLX0_XCOUNT() bfin_read16(DMAFLX0_XCOUNT) |
#define | bfin_write_DMAFLX0_XCOUNT(val) bfin_write16(DMAFLX0_XCOUNT, val) |
#define | pDMAFLX0_XMODIFY ((uint16_t volatile *)DMAFLX0_XMODIFY) |
#define | bfin_read_DMAFLX0_XMODIFY() bfin_read16(DMAFLX0_XMODIFY) |
#define | bfin_write_DMAFLX0_XMODIFY(val) bfin_write16(DMAFLX0_XMODIFY, val) |
#define | pDMAFLX0_YCOUNT ((uint16_t volatile *)DMAFLX0_YCOUNT) |
#define | bfin_read_DMAFLX0_YCOUNT() bfin_read16(DMAFLX0_YCOUNT) |
#define | bfin_write_DMAFLX0_YCOUNT(val) bfin_write16(DMAFLX0_YCOUNT, val) |
#define | pDMAFLX0_YMODIFY ((uint16_t volatile *)DMAFLX0_YMODIFY) |
#define | bfin_read_DMAFLX0_YMODIFY() bfin_read16(DMAFLX0_YMODIFY) |
#define | bfin_write_DMAFLX0_YMODIFY(val) bfin_write16(DMAFLX0_YMODIFY, val) |
#define | pDMAFLX0_IRQSTAT ((uint16_t volatile *)DMAFLX0_IRQSTAT) |
#define | bfin_read_DMAFLX0_IRQSTAT() bfin_read16(DMAFLX0_IRQSTAT) |
#define | bfin_write_DMAFLX0_IRQSTAT(val) bfin_write16(DMAFLX0_IRQSTAT, val) |
#define | pDMAFLX0_PMAP ((uint16_t volatile *)DMAFLX0_PMAP) |
#define | bfin_read_DMAFLX0_PMAP() bfin_read16(DMAFLX0_PMAP) |
#define | bfin_write_DMAFLX0_PMAP(val) bfin_write16(DMAFLX0_PMAP, val) |
#define | pDMAFLX0_CURXCOUNT ((uint16_t volatile *)DMAFLX0_CURXCOUNT) |
#define | bfin_read_DMAFLX0_CURXCOUNT() bfin_read16(DMAFLX0_CURXCOUNT) |
#define | bfin_write_DMAFLX0_CURXCOUNT(val) bfin_write16(DMAFLX0_CURXCOUNT, val) |
#define | pDMAFLX0_CURYCOUNT ((uint16_t volatile *)DMAFLX0_CURYCOUNT) |
#define | bfin_read_DMAFLX0_CURYCOUNT() bfin_read16(DMAFLX0_CURYCOUNT) |
#define | bfin_write_DMAFLX0_CURYCOUNT(val) bfin_write16(DMAFLX0_CURYCOUNT, val) |
#define | pDMAFLX1_DMACNFG ((uint16_t volatile *)DMAFLX1_DMACNFG) |
#define | bfin_read_DMAFLX1_DMACNFG() bfin_read16(DMAFLX1_DMACNFG) |
#define | bfin_write_DMAFLX1_DMACNFG(val) bfin_write16(DMAFLX1_DMACNFG, val) |
#define | pDMAFLX1_XCOUNT ((uint16_t volatile *)DMAFLX1_XCOUNT) |
#define | bfin_read_DMAFLX1_XCOUNT() bfin_read16(DMAFLX1_XCOUNT) |
#define | bfin_write_DMAFLX1_XCOUNT(val) bfin_write16(DMAFLX1_XCOUNT, val) |
#define | pDMAFLX1_XMODIFY ((uint16_t volatile *)DMAFLX1_XMODIFY) |
#define | bfin_read_DMAFLX1_XMODIFY() bfin_read16(DMAFLX1_XMODIFY) |
#define | bfin_write_DMAFLX1_XMODIFY(val) bfin_write16(DMAFLX1_XMODIFY, val) |
#define | pDMAFLX1_YCOUNT ((uint16_t volatile *)DMAFLX1_YCOUNT) |
#define | bfin_read_DMAFLX1_YCOUNT() bfin_read16(DMAFLX1_YCOUNT) |
#define | bfin_write_DMAFLX1_YCOUNT(val) bfin_write16(DMAFLX1_YCOUNT, val) |
#define | pDMAFLX1_YMODIFY ((uint16_t volatile *)DMAFLX1_YMODIFY) |
#define | bfin_read_DMAFLX1_YMODIFY() bfin_read16(DMAFLX1_YMODIFY) |
#define | bfin_write_DMAFLX1_YMODIFY(val) bfin_write16(DMAFLX1_YMODIFY, val) |
#define | pDMAFLX1_IRQSTAT ((uint16_t volatile *)DMAFLX1_IRQSTAT) |
#define | bfin_read_DMAFLX1_IRQSTAT() bfin_read16(DMAFLX1_IRQSTAT) |
#define | bfin_write_DMAFLX1_IRQSTAT(val) bfin_write16(DMAFLX1_IRQSTAT, val) |
#define | pDMAFLX1_PMAP ((uint16_t volatile *)DMAFLX1_PMAP) |
#define | bfin_read_DMAFLX1_PMAP() bfin_read16(DMAFLX1_PMAP) |
#define | bfin_write_DMAFLX1_PMAP(val) bfin_write16(DMAFLX1_PMAP, val) |
#define | pDMAFLX1_CURXCOUNT ((uint16_t volatile *)DMAFLX1_CURXCOUNT) |
#define | bfin_read_DMAFLX1_CURXCOUNT() bfin_read16(DMAFLX1_CURXCOUNT) |
#define | bfin_write_DMAFLX1_CURXCOUNT(val) bfin_write16(DMAFLX1_CURXCOUNT, val) |
#define | pDMAFLX1_CURYCOUNT ((uint16_t volatile *)DMAFLX1_CURYCOUNT) |
#define | bfin_read_DMAFLX1_CURYCOUNT() bfin_read16(DMAFLX1_CURYCOUNT) |
#define | bfin_write_DMAFLX1_CURYCOUNT(val) bfin_write16(DMAFLX1_CURYCOUNT, val) |
#define | pDMAFLX2_DMACNFG ((uint16_t volatile *)DMAFLX2_DMACNFG) |
#define | bfin_read_DMAFLX2_DMACNFG() bfin_read16(DMAFLX2_DMACNFG) |
#define | bfin_write_DMAFLX2_DMACNFG(val) bfin_write16(DMAFLX2_DMACNFG, val) |
#define | pDMAFLX2_XCOUNT ((uint16_t volatile *)DMAFLX2_XCOUNT) |
#define | bfin_read_DMAFLX2_XCOUNT() bfin_read16(DMAFLX2_XCOUNT) |
#define | bfin_write_DMAFLX2_XCOUNT(val) bfin_write16(DMAFLX2_XCOUNT, val) |
#define | pDMAFLX2_XMODIFY ((uint16_t volatile *)DMAFLX2_XMODIFY) |
#define | bfin_read_DMAFLX2_XMODIFY() bfin_read16(DMAFLX2_XMODIFY) |
#define | bfin_write_DMAFLX2_XMODIFY(val) bfin_write16(DMAFLX2_XMODIFY, val) |
#define | pDMAFLX2_YCOUNT ((uint16_t volatile *)DMAFLX2_YCOUNT) |
#define | bfin_read_DMAFLX2_YCOUNT() bfin_read16(DMAFLX2_YCOUNT) |
#define | bfin_write_DMAFLX2_YCOUNT(val) bfin_write16(DMAFLX2_YCOUNT, val) |
#define | pDMAFLX2_YMODIFY ((uint16_t volatile *)DMAFLX2_YMODIFY) |
#define | bfin_read_DMAFLX2_YMODIFY() bfin_read16(DMAFLX2_YMODIFY) |
#define | bfin_write_DMAFLX2_YMODIFY(val) bfin_write16(DMAFLX2_YMODIFY, val) |
#define | pDMAFLX2_IRQSTAT ((uint16_t volatile *)DMAFLX2_IRQSTAT) |
#define | bfin_read_DMAFLX2_IRQSTAT() bfin_read16(DMAFLX2_IRQSTAT) |
#define | bfin_write_DMAFLX2_IRQSTAT(val) bfin_write16(DMAFLX2_IRQSTAT, val) |
#define | pDMAFLX2_PMAP ((uint16_t volatile *)DMAFLX2_PMAP) |
#define | bfin_read_DMAFLX2_PMAP() bfin_read16(DMAFLX2_PMAP) |
#define | bfin_write_DMAFLX2_PMAP(val) bfin_write16(DMAFLX2_PMAP, val) |
#define | pDMAFLX2_CURXCOUNT ((uint16_t volatile *)DMAFLX2_CURXCOUNT) |
#define | bfin_read_DMAFLX2_CURXCOUNT() bfin_read16(DMAFLX2_CURXCOUNT) |
#define | bfin_write_DMAFLX2_CURXCOUNT(val) bfin_write16(DMAFLX2_CURXCOUNT, val) |
#define | pDMAFLX2_CURYCOUNT ((uint16_t volatile *)DMAFLX2_CURYCOUNT) |
#define | bfin_read_DMAFLX2_CURYCOUNT() bfin_read16(DMAFLX2_CURYCOUNT) |
#define | bfin_write_DMAFLX2_CURYCOUNT(val) bfin_write16(DMAFLX2_CURYCOUNT, val) |
#define | pDMAFLX3_DMACNFG ((uint16_t volatile *)DMAFLX3_DMACNFG) |
#define | bfin_read_DMAFLX3_DMACNFG() bfin_read16(DMAFLX3_DMACNFG) |
#define | bfin_write_DMAFLX3_DMACNFG(val) bfin_write16(DMAFLX3_DMACNFG, val) |
#define | pDMAFLX3_XCOUNT ((uint16_t volatile *)DMAFLX3_XCOUNT) |
#define | bfin_read_DMAFLX3_XCOUNT() bfin_read16(DMAFLX3_XCOUNT) |
#define | bfin_write_DMAFLX3_XCOUNT(val) bfin_write16(DMAFLX3_XCOUNT, val) |
#define | pDMAFLX3_XMODIFY ((uint16_t volatile *)DMAFLX3_XMODIFY) |
#define | bfin_read_DMAFLX3_XMODIFY() bfin_read16(DMAFLX3_XMODIFY) |
#define | bfin_write_DMAFLX3_XMODIFY(val) bfin_write16(DMAFLX3_XMODIFY, val) |
#define | pDMAFLX3_YCOUNT ((uint16_t volatile *)DMAFLX3_YCOUNT) |
#define | bfin_read_DMAFLX3_YCOUNT() bfin_read16(DMAFLX3_YCOUNT) |
#define | bfin_write_DMAFLX3_YCOUNT(val) bfin_write16(DMAFLX3_YCOUNT, val) |
#define | pDMAFLX3_YMODIFY ((uint16_t volatile *)DMAFLX3_YMODIFY) |
#define | bfin_read_DMAFLX3_YMODIFY() bfin_read16(DMAFLX3_YMODIFY) |
#define | bfin_write_DMAFLX3_YMODIFY(val) bfin_write16(DMAFLX3_YMODIFY, val) |
#define | pDMAFLX3_IRQSTAT ((uint16_t volatile *)DMAFLX3_IRQSTAT) |
#define | bfin_read_DMAFLX3_IRQSTAT() bfin_read16(DMAFLX3_IRQSTAT) |
#define | bfin_write_DMAFLX3_IRQSTAT(val) bfin_write16(DMAFLX3_IRQSTAT, val) |
#define | pDMAFLX3_PMAP ((uint16_t volatile *)DMAFLX3_PMAP) |
#define | bfin_read_DMAFLX3_PMAP() bfin_read16(DMAFLX3_PMAP) |
#define | bfin_write_DMAFLX3_PMAP(val) bfin_write16(DMAFLX3_PMAP, val) |
#define | pDMAFLX3_CURXCOUNT ((uint16_t volatile *)DMAFLX3_CURXCOUNT) |
#define | bfin_read_DMAFLX3_CURXCOUNT() bfin_read16(DMAFLX3_CURXCOUNT) |
#define | bfin_write_DMAFLX3_CURXCOUNT(val) bfin_write16(DMAFLX3_CURXCOUNT, val) |
#define | pDMAFLX3_CURYCOUNT ((uint16_t volatile *)DMAFLX3_CURYCOUNT) |
#define | bfin_read_DMAFLX3_CURYCOUNT() bfin_read16(DMAFLX3_CURYCOUNT) |
#define | bfin_write_DMAFLX3_CURYCOUNT(val) bfin_write16(DMAFLX3_CURYCOUNT, val) |
#define | pDMAFLX4_DMACNFG ((uint16_t volatile *)DMAFLX4_DMACNFG) |
#define | bfin_read_DMAFLX4_DMACNFG() bfin_read16(DMAFLX4_DMACNFG) |
#define | bfin_write_DMAFLX4_DMACNFG(val) bfin_write16(DMAFLX4_DMACNFG, val) |
#define | pDMAFLX4_XCOUNT ((uint16_t volatile *)DMAFLX4_XCOUNT) |
#define | bfin_read_DMAFLX4_XCOUNT() bfin_read16(DMAFLX4_XCOUNT) |
#define | bfin_write_DMAFLX4_XCOUNT(val) bfin_write16(DMAFLX4_XCOUNT, val) |
#define | pDMAFLX4_XMODIFY ((uint16_t volatile *)DMAFLX4_XMODIFY) |
#define | bfin_read_DMAFLX4_XMODIFY() bfin_read16(DMAFLX4_XMODIFY) |
#define | bfin_write_DMAFLX4_XMODIFY(val) bfin_write16(DMAFLX4_XMODIFY, val) |
#define | pDMAFLX4_YCOUNT ((uint16_t volatile *)DMAFLX4_YCOUNT) |
#define | bfin_read_DMAFLX4_YCOUNT() bfin_read16(DMAFLX4_YCOUNT) |
#define | bfin_write_DMAFLX4_YCOUNT(val) bfin_write16(DMAFLX4_YCOUNT, val) |
#define | pDMAFLX4_YMODIFY ((uint16_t volatile *)DMAFLX4_YMODIFY) |
#define | bfin_read_DMAFLX4_YMODIFY() bfin_read16(DMAFLX4_YMODIFY) |
#define | bfin_write_DMAFLX4_YMODIFY(val) bfin_write16(DMAFLX4_YMODIFY, val) |
#define | pDMAFLX4_IRQSTAT ((uint16_t volatile *)DMAFLX4_IRQSTAT) |
#define | bfin_read_DMAFLX4_IRQSTAT() bfin_read16(DMAFLX4_IRQSTAT) |
#define | bfin_write_DMAFLX4_IRQSTAT(val) bfin_write16(DMAFLX4_IRQSTAT, val) |
#define | pDMAFLX4_PMAP ((uint16_t volatile *)DMAFLX4_PMAP) |
#define | bfin_read_DMAFLX4_PMAP() bfin_read16(DMAFLX4_PMAP) |
#define | bfin_write_DMAFLX4_PMAP(val) bfin_write16(DMAFLX4_PMAP, val) |
#define | pDMAFLX4_CURXCOUNT ((uint16_t volatile *)DMAFLX4_CURXCOUNT) |
#define | bfin_read_DMAFLX4_CURXCOUNT() bfin_read16(DMAFLX4_CURXCOUNT) |
#define | bfin_write_DMAFLX4_CURXCOUNT(val) bfin_write16(DMAFLX4_CURXCOUNT, val) |
#define | pDMAFLX4_CURYCOUNT ((uint16_t volatile *)DMAFLX4_CURYCOUNT) |
#define | bfin_read_DMAFLX4_CURYCOUNT() bfin_read16(DMAFLX4_CURYCOUNT) |
#define | bfin_write_DMAFLX4_CURYCOUNT(val) bfin_write16(DMAFLX4_CURYCOUNT, val) |
#define | pDMAFLX5_DMACNFG ((uint16_t volatile *)DMAFLX5_DMACNFG) |
#define | bfin_read_DMAFLX5_DMACNFG() bfin_read16(DMAFLX5_DMACNFG) |
#define | bfin_write_DMAFLX5_DMACNFG(val) bfin_write16(DMAFLX5_DMACNFG, val) |
#define | pDMAFLX5_XCOUNT ((uint16_t volatile *)DMAFLX5_XCOUNT) |
#define | bfin_read_DMAFLX5_XCOUNT() bfin_read16(DMAFLX5_XCOUNT) |
#define | bfin_write_DMAFLX5_XCOUNT(val) bfin_write16(DMAFLX5_XCOUNT, val) |
#define | pDMAFLX5_XMODIFY ((uint16_t volatile *)DMAFLX5_XMODIFY) |
#define | bfin_read_DMAFLX5_XMODIFY() bfin_read16(DMAFLX5_XMODIFY) |
#define | bfin_write_DMAFLX5_XMODIFY(val) bfin_write16(DMAFLX5_XMODIFY, val) |
#define | pDMAFLX5_YCOUNT ((uint16_t volatile *)DMAFLX5_YCOUNT) |
#define | bfin_read_DMAFLX5_YCOUNT() bfin_read16(DMAFLX5_YCOUNT) |
#define | bfin_write_DMAFLX5_YCOUNT(val) bfin_write16(DMAFLX5_YCOUNT, val) |
#define | pDMAFLX5_YMODIFY ((uint16_t volatile *)DMAFLX5_YMODIFY) |
#define | bfin_read_DMAFLX5_YMODIFY() bfin_read16(DMAFLX5_YMODIFY) |
#define | bfin_write_DMAFLX5_YMODIFY(val) bfin_write16(DMAFLX5_YMODIFY, val) |
#define | pDMAFLX5_IRQSTAT ((uint16_t volatile *)DMAFLX5_IRQSTAT) |
#define | bfin_read_DMAFLX5_IRQSTAT() bfin_read16(DMAFLX5_IRQSTAT) |
#define | bfin_write_DMAFLX5_IRQSTAT(val) bfin_write16(DMAFLX5_IRQSTAT, val) |
#define | pDMAFLX5_PMAP ((uint16_t volatile *)DMAFLX5_PMAP) |
#define | bfin_read_DMAFLX5_PMAP() bfin_read16(DMAFLX5_PMAP) |
#define | bfin_write_DMAFLX5_PMAP(val) bfin_write16(DMAFLX5_PMAP, val) |
#define | pDMAFLX5_CURXCOUNT ((uint16_t volatile *)DMAFLX5_CURXCOUNT) |
#define | bfin_read_DMAFLX5_CURXCOUNT() bfin_read16(DMAFLX5_CURXCOUNT) |
#define | bfin_write_DMAFLX5_CURXCOUNT(val) bfin_write16(DMAFLX5_CURXCOUNT, val) |
#define | pDMAFLX5_CURYCOUNT ((uint16_t volatile *)DMAFLX5_CURYCOUNT) |
#define | bfin_read_DMAFLX5_CURYCOUNT() bfin_read16(DMAFLX5_CURYCOUNT) |
#define | bfin_write_DMAFLX5_CURYCOUNT(val) bfin_write16(DMAFLX5_CURYCOUNT, val) |
#define | pDMAFLX6_DMACNFG ((uint16_t volatile *)DMAFLX6_DMACNFG) |
#define | bfin_read_DMAFLX6_DMACNFG() bfin_read16(DMAFLX6_DMACNFG) |
#define | bfin_write_DMAFLX6_DMACNFG(val) bfin_write16(DMAFLX6_DMACNFG, val) |
#define | pDMAFLX6_XCOUNT ((uint16_t volatile *)DMAFLX6_XCOUNT) |
#define | bfin_read_DMAFLX6_XCOUNT() bfin_read16(DMAFLX6_XCOUNT) |
#define | bfin_write_DMAFLX6_XCOUNT(val) bfin_write16(DMAFLX6_XCOUNT, val) |
#define | pDMAFLX6_XMODIFY ((uint16_t volatile *)DMAFLX6_XMODIFY) |
#define | bfin_read_DMAFLX6_XMODIFY() bfin_read16(DMAFLX6_XMODIFY) |
#define | bfin_write_DMAFLX6_XMODIFY(val) bfin_write16(DMAFLX6_XMODIFY, val) |
#define | pDMAFLX6_YCOUNT ((uint16_t volatile *)DMAFLX6_YCOUNT) |
#define | bfin_read_DMAFLX6_YCOUNT() bfin_read16(DMAFLX6_YCOUNT) |
#define | bfin_write_DMAFLX6_YCOUNT(val) bfin_write16(DMAFLX6_YCOUNT, val) |
#define | pDMAFLX6_YMODIFY ((uint16_t volatile *)DMAFLX6_YMODIFY) |
#define | bfin_read_DMAFLX6_YMODIFY() bfin_read16(DMAFLX6_YMODIFY) |
#define | bfin_write_DMAFLX6_YMODIFY(val) bfin_write16(DMAFLX6_YMODIFY, val) |
#define | pDMAFLX6_IRQSTAT ((uint16_t volatile *)DMAFLX6_IRQSTAT) |
#define | bfin_read_DMAFLX6_IRQSTAT() bfin_read16(DMAFLX6_IRQSTAT) |
#define | bfin_write_DMAFLX6_IRQSTAT(val) bfin_write16(DMAFLX6_IRQSTAT, val) |
#define | pDMAFLX6_PMAP ((uint16_t volatile *)DMAFLX6_PMAP) |
#define | bfin_read_DMAFLX6_PMAP() bfin_read16(DMAFLX6_PMAP) |
#define | bfin_write_DMAFLX6_PMAP(val) bfin_write16(DMAFLX6_PMAP, val) |
#define | pDMAFLX6_CURXCOUNT ((uint16_t volatile *)DMAFLX6_CURXCOUNT) |
#define | bfin_read_DMAFLX6_CURXCOUNT() bfin_read16(DMAFLX6_CURXCOUNT) |
#define | bfin_write_DMAFLX6_CURXCOUNT(val) bfin_write16(DMAFLX6_CURXCOUNT, val) |
#define | pDMAFLX6_CURYCOUNT ((uint16_t volatile *)DMAFLX6_CURYCOUNT) |
#define | bfin_read_DMAFLX6_CURYCOUNT() bfin_read16(DMAFLX6_CURYCOUNT) |
#define | bfin_write_DMAFLX6_CURYCOUNT(val) bfin_write16(DMAFLX6_CURYCOUNT, val) |
#define | pDMAFLX7_DMACNFG ((uint16_t volatile *)DMAFLX7_DMACNFG) |
#define | bfin_read_DMAFLX7_DMACNFG() bfin_read16(DMAFLX7_DMACNFG) |
#define | bfin_write_DMAFLX7_DMACNFG(val) bfin_write16(DMAFLX7_DMACNFG, val) |
#define | pDMAFLX7_XCOUNT ((uint16_t volatile *)DMAFLX7_XCOUNT) |
#define | bfin_read_DMAFLX7_XCOUNT() bfin_read16(DMAFLX7_XCOUNT) |
#define | bfin_write_DMAFLX7_XCOUNT(val) bfin_write16(DMAFLX7_XCOUNT, val) |
#define | pDMAFLX7_XMODIFY ((uint16_t volatile *)DMAFLX7_XMODIFY) |
#define | bfin_read_DMAFLX7_XMODIFY() bfin_read16(DMAFLX7_XMODIFY) |
#define | bfin_write_DMAFLX7_XMODIFY(val) bfin_write16(DMAFLX7_XMODIFY, val) |
#define | pDMAFLX7_YCOUNT ((uint16_t volatile *)DMAFLX7_YCOUNT) |
#define | bfin_read_DMAFLX7_YCOUNT() bfin_read16(DMAFLX7_YCOUNT) |
#define | bfin_write_DMAFLX7_YCOUNT(val) bfin_write16(DMAFLX7_YCOUNT, val) |
#define | pDMAFLX7_YMODIFY ((uint16_t volatile *)DMAFLX7_YMODIFY) |
#define | bfin_read_DMAFLX7_YMODIFY() bfin_read16(DMAFLX7_YMODIFY) |
#define | bfin_write_DMAFLX7_YMODIFY(val) bfin_write16(DMAFLX7_YMODIFY, val) |
#define | pDMAFLX7_IRQSTAT ((uint16_t volatile *)DMAFLX7_IRQSTAT) |
#define | bfin_read_DMAFLX7_IRQSTAT() bfin_read16(DMAFLX7_IRQSTAT) |
#define | bfin_write_DMAFLX7_IRQSTAT(val) bfin_write16(DMAFLX7_IRQSTAT, val) |
#define | pDMAFLX7_PMAP ((uint16_t volatile *)DMAFLX7_PMAP) |
#define | bfin_read_DMAFLX7_PMAP() bfin_read16(DMAFLX7_PMAP) |
#define | bfin_write_DMAFLX7_PMAP(val) bfin_write16(DMAFLX7_PMAP, val) |
#define | pDMAFLX7_CURXCOUNT ((uint16_t volatile *)DMAFLX7_CURXCOUNT) |
#define | bfin_read_DMAFLX7_CURXCOUNT() bfin_read16(DMAFLX7_CURXCOUNT) |
#define | bfin_write_DMAFLX7_CURXCOUNT(val) bfin_write16(DMAFLX7_CURXCOUNT, val) |
#define | pDMAFLX7_CURYCOUNT ((uint16_t volatile *)DMAFLX7_CURYCOUNT) |
#define | bfin_read_DMAFLX7_CURYCOUNT() bfin_read16(DMAFLX7_CURYCOUNT) |
#define | bfin_write_DMAFLX7_CURYCOUNT(val) bfin_write16(DMAFLX7_CURYCOUNT, val) |
#define | pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG) |
#define | bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG) |
#define | bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val) |
#define | pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER) |
#define | bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER) |
#define | bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val) |
#define | pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD) |
#define | bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD) |
#define | bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val) |
#define | pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH) |
#define | bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH) |
#define | bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val) |
#define | pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG) |
#define | bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG) |
#define | bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val) |
#define | pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER) |
#define | bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER) |
#define | bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val) |
#define | pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD) |
#define | bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD) |
#define | bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val) |
#define | pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH) |
#define | bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH) |
#define | bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val) |
#define | pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG) |
#define | bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG) |
#define | bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val) |
#define | pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER) |
#define | bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER) |
#define | bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val) |
#define | pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD) |
#define | bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD) |
#define | bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val) |
#define | pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH) |
#define | bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH) |
#define | bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val) |
#define | pTIMER_ENABLE ((uint16_t volatile *)TIMER_ENABLE) |
#define | bfin_read_TIMER_ENABLE() bfin_read16(TIMER_ENABLE) |
#define | bfin_write_TIMER_ENABLE(val) bfin_write16(TIMER_ENABLE, val) |
#define | pTIMER_DISABLE ((uint16_t volatile *)TIMER_DISABLE) |
#define | bfin_read_TIMER_DISABLE() bfin_read16(TIMER_DISABLE) |
#define | bfin_write_TIMER_DISABLE(val) bfin_write16(TIMER_DISABLE, val) |
#define | pTIMER_STATUS ((uint16_t volatile *)TIMER_STATUS) |
#define | bfin_read_TIMER_STATUS() bfin_read16(TIMER_STATUS) |
#define | bfin_write_TIMER_STATUS(val) bfin_write16(TIMER_STATUS, val) |
#define | pSIC_RVECT ((uint16_t volatile *)SIC_RVECT) |
#define | bfin_read_SIC_RVECT() bfin_read16(SIC_RVECT) |
#define | bfin_write_SIC_RVECT(val) bfin_write16(SIC_RVECT, val) |
#define | pSIC_IMASK ((uint32_t volatile *)SIC_IMASK) |
#define | bfin_read_SIC_IMASK() bfin_read32(SIC_IMASK) |
#define | bfin_write_SIC_IMASK(val) bfin_write32(SIC_IMASK, val) |
#define | pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) |
#define | bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0) |
#define | bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val) |
#define | pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) |
#define | bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1) |
#define | bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val) |
#define | pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) |
#define | bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2) |
#define | bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val) |
#define | pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) |
#define | bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3) |
#define | bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val) |
#define | pSIC_ISR ((uint32_t volatile *)SIC_ISR) |
#define | bfin_read_SIC_ISR() bfin_read32(SIC_ISR) |
#define | bfin_write_SIC_ISR(val) bfin_write32(SIC_ISR, val) |
#define | pSIC_IWR ((uint32_t volatile *)SIC_IWR) |
#define | bfin_read_SIC_IWR() bfin_read32(SIC_IWR) |
#define | bfin_write_SIC_IWR(val) bfin_write32(SIC_IWR, val) |
#define | pUART_THR ((uint16_t volatile *)UART_THR) |
#define | bfin_read_UART_THR() bfin_read16(UART_THR) |
#define | bfin_write_UART_THR(val) bfin_write16(UART_THR, val) |
#define | pUART_DLL ((uint16_t volatile *)UART_DLL) |
#define | bfin_read_UART_DLL() bfin_read16(UART_DLL) |
#define | bfin_write_UART_DLL(val) bfin_write16(UART_DLL, val) |
#define | pUART_DLH ((uint16_t volatile *)UART_DLH) |
#define | bfin_read_UART_DLH() bfin_read16(UART_DLH) |
#define | bfin_write_UART_DLH(val) bfin_write16(UART_DLH, val) |
#define | pUART_IER ((uint16_t volatile *)UART_IER) |
#define | bfin_read_UART_IER() bfin_read16(UART_IER) |
#define | bfin_write_UART_IER(val) bfin_write16(UART_IER, val) |
#define | pUART_IIR ((uint16_t volatile *)UART_IIR) |
#define | bfin_read_UART_IIR() bfin_read16(UART_IIR) |
#define | bfin_write_UART_IIR(val) bfin_write16(UART_IIR, val) |
#define | pUART_LCR ((uint16_t volatile *)UART_LCR) |
#define | bfin_read_UART_LCR() bfin_read16(UART_LCR) |
#define | bfin_write_UART_LCR(val) bfin_write16(UART_LCR, val) |
#define | pUART_MCR ((uint16_t volatile *)UART_MCR) |
#define | bfin_read_UART_MCR() bfin_read16(UART_MCR) |
#define | bfin_write_UART_MCR(val) bfin_write16(UART_MCR, val) |
#define | pUART_LSR ((uint16_t volatile *)UART_LSR) |
#define | bfin_read_UART_LSR() bfin_read16(UART_LSR) |
#define | bfin_write_UART_LSR(val) bfin_write16(UART_LSR, val) |
#define | pUART_SCR ((uint16_t volatile *)UART_SCR) |
#define | bfin_read_UART_SCR() bfin_read16(UART_SCR) |
#define | bfin_write_UART_SCR(val) bfin_write16(UART_SCR, val) |
#define | pUART_RBR ((uint16_t volatile *)UART_RBR) |
#define | bfin_read_UART_RBR() bfin_read16(UART_RBR) |
#define | bfin_write_UART_RBR(val) bfin_write16(UART_RBR, val) |
#define | pUART_GCTL ((uint16_t volatile *)UART_GCTL) |
#define | bfin_read_UART_GCTL() bfin_read16(UART_GCTL) |
#define | bfin_write_UART_GCTL(val) bfin_write16(UART_GCTL, val) |
#define | pSPT0_TX_CONFIG0 ((uint16_t volatile *)SPT0_TX_CONFIG0) |
#define | bfin_read_SPT0_TX_CONFIG0() bfin_read16(SPT0_TX_CONFIG0) |
#define | bfin_write_SPT0_TX_CONFIG0(val) bfin_write16(SPT0_TX_CONFIG0, val) |
#define | pSPT0_TX_CONFIG1 ((uint16_t volatile *)SPT0_TX_CONFIG1) |
#define | bfin_read_SPT0_TX_CONFIG1() bfin_read16(SPT0_TX_CONFIG1) |
#define | bfin_write_SPT0_TX_CONFIG1(val) bfin_write16(SPT0_TX_CONFIG1, val) |
#define | pSPT0_RX_CONFIG0 ((uint16_t volatile *)SPT0_RX_CONFIG0) |
#define | bfin_read_SPT0_RX_CONFIG0() bfin_read16(SPT0_RX_CONFIG0) |
#define | bfin_write_SPT0_RX_CONFIG0(val) bfin_write16(SPT0_RX_CONFIG0, val) |
#define | pSPT0_RX_CONFIG1 ((uint16_t volatile *)SPT0_RX_CONFIG1) |
#define | bfin_read_SPT0_RX_CONFIG1() bfin_read16(SPT0_RX_CONFIG1) |
#define | bfin_write_SPT0_RX_CONFIG1(val) bfin_write16(SPT0_RX_CONFIG1, val) |
#define | pSPT0_TX ((uint32_t volatile *)SPT0_TX) |
#define | bfin_read_SPT0_TX() bfin_read32(SPT0_TX) |
#define | bfin_write_SPT0_TX(val) bfin_write32(SPT0_TX, val) |
#define | pSPT0_RX ((uint32_t volatile *)SPT0_RX) |
#define | bfin_read_SPT0_RX() bfin_read32(SPT0_RX) |
#define | bfin_write_SPT0_RX(val) bfin_write32(SPT0_RX, val) |
#define | pSPT0_TSCLKDIV ((uint16_t volatile *)SPT0_TSCLKDIV) |
#define | bfin_read_SPT0_TSCLKDIV() bfin_read16(SPT0_TSCLKDIV) |
#define | bfin_write_SPT0_TSCLKDIV(val) bfin_write16(SPT0_TSCLKDIV, val) |
#define | pSPT0_RSCLKDIV ((uint16_t volatile *)SPT0_RSCLKDIV) |
#define | bfin_read_SPT0_RSCLKDIV() bfin_read16(SPT0_RSCLKDIV) |
#define | bfin_write_SPT0_RSCLKDIV(val) bfin_write16(SPT0_RSCLKDIV, val) |
#define | pSPT0_TFSDIV ((uint16_t volatile *)SPT0_TFSDIV) |
#define | bfin_read_SPT0_TFSDIV() bfin_read16(SPT0_TFSDIV) |
#define | bfin_write_SPT0_TFSDIV(val) bfin_write16(SPT0_TFSDIV, val) |
#define | pSPT0_RFSDIV ((uint16_t volatile *)SPT0_RFSDIV) |
#define | bfin_read_SPT0_RFSDIV() bfin_read16(SPT0_RFSDIV) |
#define | bfin_write_SPT0_RFSDIV(val) bfin_write16(SPT0_RFSDIV, val) |
#define | pSPT0_STAT ((uint16_t volatile *)SPT0_STAT) |
#define | bfin_read_SPT0_STAT() bfin_read16(SPT0_STAT) |
#define | bfin_write_SPT0_STAT(val) bfin_write16(SPT0_STAT, val) |
#define | pSPT0_MTCS0 ((uint32_t volatile *)SPT0_MTCS0) |
#define | bfin_read_SPT0_MTCS0() bfin_read32(SPT0_MTCS0) |
#define | bfin_write_SPT0_MTCS0(val) bfin_write32(SPT0_MTCS0, val) |
#define | pSPT0_MTCS1 ((uint32_t volatile *)SPT0_MTCS1) |
#define | bfin_read_SPT0_MTCS1() bfin_read32(SPT0_MTCS1) |
#define | bfin_write_SPT0_MTCS1(val) bfin_write32(SPT0_MTCS1, val) |
#define | pSPT0_MTCS2 ((uint32_t volatile *)SPT0_MTCS2) |
#define | bfin_read_SPT0_MTCS2() bfin_read32(SPT0_MTCS2) |
#define | bfin_write_SPT0_MTCS2(val) bfin_write32(SPT0_MTCS2, val) |
#define | pSPT0_MTCS3 ((uint32_t volatile *)SPT0_MTCS3) |
#define | bfin_read_SPT0_MTCS3() bfin_read32(SPT0_MTCS3) |
#define | bfin_write_SPT0_MTCS3(val) bfin_write32(SPT0_MTCS3, val) |
#define | pSPT0_MRCS0 ((uint32_t volatile *)SPT0_MRCS0) |
#define | bfin_read_SPT0_MRCS0() bfin_read32(SPT0_MRCS0) |
#define | bfin_write_SPT0_MRCS0(val) bfin_write32(SPT0_MRCS0, val) |
#define | pSPT0_MRCS1 ((uint32_t volatile *)SPT0_MRCS1) |
#define | bfin_read_SPT0_MRCS1() bfin_read32(SPT0_MRCS1) |
#define | bfin_write_SPT0_MRCS1(val) bfin_write32(SPT0_MRCS1, val) |
#define | pSPT0_MRCS2 ((uint32_t volatile *)SPT0_MRCS2) |
#define | bfin_read_SPT0_MRCS2() bfin_read32(SPT0_MRCS2) |
#define | bfin_write_SPT0_MRCS2(val) bfin_write32(SPT0_MRCS2, val) |
#define | pSPT0_MRCS3 ((uint32_t volatile *)SPT0_MRCS3) |
#define | bfin_read_SPT0_MRCS3() bfin_read32(SPT0_MRCS3) |
#define | bfin_write_SPT0_MRCS3(val) bfin_write32(SPT0_MRCS3, val) |
#define | pSPT0_MCMC1 ((uint16_t volatile *)SPT0_MCMC1) |
#define | bfin_read_SPT0_MCMC1() bfin_read16(SPT0_MCMC1) |
#define | bfin_write_SPT0_MCMC1(val) bfin_write16(SPT0_MCMC1, val) |
#define | pSPT0_MCMC2 ((uint16_t volatile *)SPT0_MCMC2) |
#define | bfin_read_SPT0_MCMC2() bfin_read16(SPT0_MCMC2) |
#define | bfin_write_SPT0_MCMC2(val) bfin_write16(SPT0_MCMC2, val) |
#define | pSPT0_CHNL ((uint16_t volatile *)SPT0_CHNL) |
#define | bfin_read_SPT0_CHNL() bfin_read16(SPT0_CHNL) |
#define | bfin_write_SPT0_CHNL(val) bfin_write16(SPT0_CHNL, val) |
#define | pSPT1_TX_CONFIG0 ((uint16_t volatile *)SPT1_TX_CONFIG0) |
#define | bfin_read_SPT1_TX_CONFIG0() bfin_read16(SPT1_TX_CONFIG0) |
#define | bfin_write_SPT1_TX_CONFIG0(val) bfin_write16(SPT1_TX_CONFIG0, val) |
#define | pSPT1_TX_CONFIG1 ((uint16_t volatile *)SPT1_TX_CONFIG1) |
#define | bfin_read_SPT1_TX_CONFIG1() bfin_read16(SPT1_TX_CONFIG1) |
#define | bfin_write_SPT1_TX_CONFIG1(val) bfin_write16(SPT1_TX_CONFIG1, val) |
#define | pSPT1_RX_CONFIG0 ((uint16_t volatile *)SPT1_RX_CONFIG0) |
#define | bfin_read_SPT1_RX_CONFIG0() bfin_read16(SPT1_RX_CONFIG0) |
#define | bfin_write_SPT1_RX_CONFIG0(val) bfin_write16(SPT1_RX_CONFIG0, val) |
#define | pSPT1_RX_CONFIG1 ((uint16_t volatile *)SPT1_RX_CONFIG1) |
#define | bfin_read_SPT1_RX_CONFIG1() bfin_read16(SPT1_RX_CONFIG1) |
#define | bfin_write_SPT1_RX_CONFIG1(val) bfin_write16(SPT1_RX_CONFIG1, val) |
#define | pSPT1_TX ((uint16_t volatile *)SPT1_TX) |
#define | bfin_read_SPT1_TX() bfin_read16(SPT1_TX) |
#define | bfin_write_SPT1_TX(val) bfin_write16(SPT1_TX, val) |
#define | pSPT1_RX ((uint16_t volatile *)SPT1_RX) |
#define | bfin_read_SPT1_RX() bfin_read16(SPT1_RX) |
#define | bfin_write_SPT1_RX(val) bfin_write16(SPT1_RX, val) |
#define | pSPT1_TSCLKDIV ((uint16_t volatile *)SPT1_TSCLKDIV) |
#define | bfin_read_SPT1_TSCLKDIV() bfin_read16(SPT1_TSCLKDIV) |
#define | bfin_write_SPT1_TSCLKDIV(val) bfin_write16(SPT1_TSCLKDIV, val) |
#define | pSPT1_RSCLKDIV ((uint16_t volatile *)SPT1_RSCLKDIV) |
#define | bfin_read_SPT1_RSCLKDIV() bfin_read16(SPT1_RSCLKDIV) |
#define | bfin_write_SPT1_RSCLKDIV(val) bfin_write16(SPT1_RSCLKDIV, val) |
#define | pSPT1_TFSDIV ((uint16_t volatile *)SPT1_TFSDIV) |
#define | bfin_read_SPT1_TFSDIV() bfin_read16(SPT1_TFSDIV) |
#define | bfin_write_SPT1_TFSDIV(val) bfin_write16(SPT1_TFSDIV, val) |
#define | pSPT1_RFSDIV ((uint16_t volatile *)SPT1_RFSDIV) |
#define | bfin_read_SPT1_RFSDIV() bfin_read16(SPT1_RFSDIV) |
#define | bfin_write_SPT1_RFSDIV(val) bfin_write16(SPT1_RFSDIV, val) |
#define | pSPT1_STAT ((uint16_t volatile *)SPT1_STAT) |
#define | bfin_read_SPT1_STAT() bfin_read16(SPT1_STAT) |
#define | bfin_write_SPT1_STAT(val) bfin_write16(SPT1_STAT, val) |
#define | pSPT1_MTCS0 ((uint32_t volatile *)SPT1_MTCS0) |
#define | bfin_read_SPT1_MTCS0() bfin_read32(SPT1_MTCS0) |
#define | bfin_write_SPT1_MTCS0(val) bfin_write32(SPT1_MTCS0, val) |
#define | pSPT1_MTCS1 ((uint32_t volatile *)SPT1_MTCS1) |
#define | bfin_read_SPT1_MTCS1() bfin_read32(SPT1_MTCS1) |
#define | bfin_write_SPT1_MTCS1(val) bfin_write32(SPT1_MTCS1, val) |
#define | pSPT1_MTCS2 ((uint32_t volatile *)SPT1_MTCS2) |
#define | bfin_read_SPT1_MTCS2() bfin_read32(SPT1_MTCS2) |
#define | bfin_write_SPT1_MTCS2(val) bfin_write32(SPT1_MTCS2, val) |
#define | pSPT1_MTCS3 ((uint32_t volatile *)SPT1_MTCS3) |
#define | bfin_read_SPT1_MTCS3() bfin_read32(SPT1_MTCS3) |
#define | bfin_write_SPT1_MTCS3(val) bfin_write32(SPT1_MTCS3, val) |
#define | pSPT1_MRCS0 ((uint32_t volatile *)SPT1_MRCS0) |
#define | bfin_read_SPT1_MRCS0() bfin_read32(SPT1_MRCS0) |
#define | bfin_write_SPT1_MRCS0(val) bfin_write32(SPT1_MRCS0, val) |
#define | pSPT1_MRCS1 ((uint32_t volatile *)SPT1_MRCS1) |
#define | bfin_read_SPT1_MRCS1() bfin_read32(SPT1_MRCS1) |
#define | bfin_write_SPT1_MRCS1(val) bfin_write32(SPT1_MRCS1, val) |
#define | pSPT1_MRCS2 ((uint32_t volatile *)SPT1_MRCS2) |
#define | bfin_read_SPT1_MRCS2() bfin_read32(SPT1_MRCS2) |
#define | bfin_write_SPT1_MRCS2(val) bfin_write32(SPT1_MRCS2, val) |
#define | pSPT1_MRCS3 ((uint32_t volatile *)SPT1_MRCS3) |
#define | bfin_read_SPT1_MRCS3() bfin_read32(SPT1_MRCS3) |
#define | bfin_write_SPT1_MRCS3(val) bfin_write32(SPT1_MRCS3, val) |
#define | pSPT1_MCMC1 ((uint16_t volatile *)SPT1_MCMC1) |
#define | bfin_read_SPT1_MCMC1() bfin_read16(SPT1_MCMC1) |
#define | bfin_write_SPT1_MCMC1(val) bfin_write16(SPT1_MCMC1, val) |
#define | pSPT1_MCMC2 ((uint16_t volatile *)SPT1_MCMC2) |
#define | bfin_read_SPT1_MCMC2() bfin_read16(SPT1_MCMC2) |
#define | bfin_write_SPT1_MCMC2(val) bfin_write16(SPT1_MCMC2, val) |
#define | pSPT1_CHNL ((uint16_t volatile *)SPT1_CHNL) |
#define | bfin_read_SPT1_CHNL() bfin_read16(SPT1_CHNL) |
#define | bfin_write_SPT1_CHNL(val) bfin_write16(SPT1_CHNL, val) |
#define | pPPI_CONTROL ((uint16_t volatile *)PPI_CONTROL) |
#define | bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL) |
#define | bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val) |
#define | pPPI_STATUS ((uint16_t volatile *)PPI_STATUS) |
#define | bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS) |
#define | bfin_write_PPI_STATUS(val) bfin_write16(PPI_STATUS, val) |
#define | pPPI_DELAY ((uint16_t volatile *)PPI_DELAY) |
#define | bfin_read_PPI_DELAY() bfin_read16(PPI_DELAY) |
#define | bfin_write_PPI_DELAY(val) bfin_write16(PPI_DELAY, val) |
#define | pPPI_COUNT ((uint16_t volatile *)PPI_COUNT) |
#define | bfin_read_PPI_COUNT() bfin_read16(PPI_COUNT) |
#define | bfin_write_PPI_COUNT(val) bfin_write16(PPI_COUNT, val) |
#define | pPPI_FRAME ((uint16_t volatile *)PPI_FRAME) |
#define | bfin_read_PPI_FRAME() bfin_read16(PPI_FRAME) |
#define | bfin_write_PPI_FRAME(val) bfin_write16(PPI_FRAME, val) |
#define | pPLL_CTL ((uint16_t volatile *)PLL_CTL) |
#define | bfin_read_PLL_CTL() bfin_read16(PLL_CTL) |
#define | bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val) |
#define | pPLL_DIV ((uint16_t volatile *)PLL_DIV) |
#define | bfin_read_PLL_DIV() bfin_read16(PLL_DIV) |
#define | bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val) |
#define | pVR_CTL ((uint16_t volatile *)VR_CTL) |
#define | bfin_read_VR_CTL() bfin_read16(VR_CTL) |
#define | bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val) |
#define | pPLL_STAT ((uint16_t volatile *)PLL_STAT) |
#define | bfin_read_PLL_STAT() bfin_read16(PLL_STAT) |
#define | bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val) |
#define | pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) |
#define | bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT) |
#define | bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val) |
#define | pSWRST ((uint32_t volatile *)SWRST) |
#define | bfin_read_SWRST() bfin_read32(SWRST) |
#define | bfin_write_SWRST(val) bfin_write32(SWRST, val) |
#define | pSYSCR ((uint32_t volatile *)SYSCR) |
#define | bfin_read_SYSCR() bfin_read32(SYSCR) |
#define | bfin_write_SYSCR(val) bfin_write32(SYSCR, val) |
#define | pEVT_OVERRIDE ((uint32_t volatile *)EVT_OVERRIDE) |
#define | bfin_read_EVT_OVERRIDE() bfin_read32(EVT_OVERRIDE) |
#define | bfin_write_EVT_OVERRIDE(val) bfin_write32(EVT_OVERRIDE, val) |
#define | pDSPID ((uint32_t volatile *)DSPID) |
#define | bfin_read_DSPID() bfin_read32(DSPID) |
#define | bfin_write_DSPID(val) bfin_write32(DSPID, val) |
#define | pCHIPID ((uint32_t volatile *)CHIPID) |
#define | bfin_read_CHIPID() bfin_read32(CHIPID) |
#define | bfin_write_CHIPID(val) bfin_write32(CHIPID, val) |
#define | pTBUFCTL ((uint32_t volatile *)TBUFCTL) |
#define | bfin_read_TBUFCTL() bfin_read32(TBUFCTL) |
#define | bfin_write_TBUFCTL(val) bfin_write32(TBUFCTL, val) |
#define | pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) |
#define | bfin_read_TBUFSTAT() bfin_read32(TBUFSTAT) |
#define | bfin_write_TBUFSTAT(val) bfin_write32(TBUFSTAT, val) |
#define | pTBUF ((void * volatile *)TBUF) |
#define | bfin_read_TBUF() bfin_readPTR(TBUF) |
#define | bfin_write_TBUF(val) bfin_writePTR(TBUF, val) |
#define | pPFCTL ((uint32_t volatile *)PFCTL) |
#define | bfin_read_PFCTL() bfin_read32(PFCTL) |
#define | bfin_write_PFCTL(val) bfin_write32(PFCTL, val) |
#define | pPFCNTR0 ((uint32_t volatile *)PFCNTR0) |
#define | bfin_read_PFCNTR0() bfin_read32(PFCNTR0) |
#define | bfin_write_PFCNTR0(val) bfin_write32(PFCNTR0, val) |
#define | pPFCNTR1 ((uint32_t volatile *)PFCNTR1) |
#define | bfin_read_PFCNTR1() bfin_read32(PFCNTR1) |
#define | bfin_write_PFCNTR1(val) bfin_write32(PFCNTR1, val) |
#define | pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) |
#define | bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL) |
#define | bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val) |
#define | pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) |
#define | bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT) |
#define | bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val) |
#define | pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) |
#define | bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT) |
#define | bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val) |
#define | pRTC_STAT ((uint32_t volatile *)RTC_STAT) |
#define | bfin_read_RTC_STAT() bfin_read32(RTC_STAT) |
#define | bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val) |
#define | pRTC_ICTL ((uint16_t volatile *)RTC_ICTL) |
#define | bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL) |
#define | bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val) |
#define | pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT) |
#define | bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT) |
#define | bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val) |
#define | pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT) |
#define | bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT) |
#define | bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val) |
#define | pRTC_ALARM ((uint32_t volatile *)RTC_ALARM) |
#define | bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM) |
#define | bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val) |
#define | pRTC_PREN ((uint16_t volatile *)RTC_PREN) |
#define | bfin_read_RTC_PREN() bfin_read16(RTC_PREN) |
#define | bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val) |
#define | pSPI_CTL ((uint16_t volatile *)SPI_CTL) |
#define | bfin_read_SPI_CTL() bfin_read16(SPI_CTL) |
#define | bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL, val) |
#define | pSPI_FLG ((uint16_t volatile *)SPI_FLG) |
#define | bfin_read_SPI_FLG() bfin_read16(SPI_FLG) |
#define | bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG, val) |
#define | pSPI_STAT ((uint16_t volatile *)SPI_STAT) |
#define | bfin_read_SPI_STAT() bfin_read16(SPI_STAT) |
#define | bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT, val) |
#define | pSPI_TDBR ((uint16_t volatile *)SPI_TDBR) |
#define | bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR) |
#define | bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR, val) |
#define | pSPI_RDBR ((uint16_t volatile *)SPI_RDBR) |
#define | bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR) |
#define | bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR, val) |
#define | pSPI_BAUD ((uint16_t volatile *)SPI_BAUD) |
#define | bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD) |
#define | bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD, val) |
#define | pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW) |
#define | bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW) |
#define | bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW, val) |
#define | pFIO_FLAG_D ((uint16_t volatile *)FIO_FLAG_D) |
#define | bfin_read_FIO_FLAG_D() bfin_read16(FIO_FLAG_D) |
#define | bfin_write_FIO_FLAG_D(val) bfin_write16(FIO_FLAG_D, val) |
#define | pFIO_FLAG_C ((uint16_t volatile *)FIO_FLAG_C) |
#define | bfin_read_FIO_FLAG_C() bfin_read16(FIO_FLAG_C) |
#define | bfin_write_FIO_FLAG_C(val) bfin_write16(FIO_FLAG_C, val) |
#define | pFIO_FLAG_S ((uint16_t volatile *)FIO_FLAG_S) |
#define | bfin_read_FIO_FLAG_S() bfin_read16(FIO_FLAG_S) |
#define | bfin_write_FIO_FLAG_S(val) bfin_write16(FIO_FLAG_S, val) |
#define | pFIO_FLAG_T ((uint16_t volatile *)FIO_FLAG_T) |
#define | bfin_read_FIO_FLAG_T() bfin_read16(FIO_FLAG_T) |
#define | bfin_write_FIO_FLAG_T(val) bfin_write16(FIO_FLAG_T, val) |
#define | pFIO_MASKA_D ((uint16_t volatile *)FIO_MASKA_D) |
#define | bfin_read_FIO_MASKA_D() bfin_read16(FIO_MASKA_D) |
#define | bfin_write_FIO_MASKA_D(val) bfin_write16(FIO_MASKA_D, val) |
#define | pFIO_MASKA_C ((uint16_t volatile *)FIO_MASKA_C) |
#define | bfin_read_FIO_MASKA_C() bfin_read16(FIO_MASKA_C) |
#define | bfin_write_FIO_MASKA_C(val) bfin_write16(FIO_MASKA_C, val) |
#define | pFIO_MASKA_S ((uint16_t volatile *)FIO_MASKA_S) |
#define | bfin_read_FIO_MASKA_S() bfin_read16(FIO_MASKA_S) |
#define | bfin_write_FIO_MASKA_S(val) bfin_write16(FIO_MASKA_S, val) |
#define | pFIO_MASKA_T ((uint16_t volatile *)FIO_MASKA_T) |
#define | bfin_read_FIO_MASKA_T() bfin_read16(FIO_MASKA_T) |
#define | bfin_write_FIO_MASKA_T(val) bfin_write16(FIO_MASKA_T, val) |
#define | pFIO_MASKB_D ((uint16_t volatile *)FIO_MASKB_D) |
#define | bfin_read_FIO_MASKB_D() bfin_read16(FIO_MASKB_D) |
#define | bfin_write_FIO_MASKB_D(val) bfin_write16(FIO_MASKB_D, val) |
#define | pFIO_MASKB_C ((uint16_t volatile *)FIO_MASKB_C) |
#define | bfin_read_FIO_MASKB_C() bfin_read16(FIO_MASKB_C) |
#define | bfin_write_FIO_MASKB_C(val) bfin_write16(FIO_MASKB_C, val) |
#define | pFIO_MASKB_S ((uint16_t volatile *)FIO_MASKB_S) |
#define | bfin_read_FIO_MASKB_S() bfin_read16(FIO_MASKB_S) |
#define | bfin_write_FIO_MASKB_S(val) bfin_write16(FIO_MASKB_S, val) |
#define | pFIO_MASKB_T ((uint16_t volatile *)FIO_MASKB_T) |
#define | bfin_read_FIO_MASKB_T() bfin_read16(FIO_MASKB_T) |
#define | bfin_write_FIO_MASKB_T(val) bfin_write16(FIO_MASKB_T, val) |
#define | pFIO_DIR ((uint16_t volatile *)FIO_DIR) |
#define | bfin_read_FIO_DIR() bfin_read16(FIO_DIR) |
#define | bfin_write_FIO_DIR(val) bfin_write16(FIO_DIR, val) |
#define | pFIO_POLAR ((uint16_t volatile *)FIO_POLAR) |
#define | bfin_read_FIO_POLAR() bfin_read16(FIO_POLAR) |
#define | bfin_write_FIO_POLAR(val) bfin_write16(FIO_POLAR, val) |
#define | pFIO_EDGE ((uint16_t volatile *)FIO_EDGE) |
#define | bfin_read_FIO_EDGE() bfin_read16(FIO_EDGE) |
#define | bfin_write_FIO_EDGE(val) bfin_write16(FIO_EDGE, val) |
#define | pFIO_BOTH ((uint16_t volatile *)FIO_BOTH) |
#define | bfin_read_FIO_BOTH() bfin_read16(FIO_BOTH) |
#define | bfin_write_FIO_BOTH(val) bfin_write16(FIO_BOTH, val) |
#define | pFIO_INEN ((uint16_t volatile *)FIO_INEN) |
#define | bfin_read_FIO_INEN() bfin_read16(FIO_INEN) |
#define | bfin_write_FIO_INEN(val) bfin_write16(FIO_INEN, val) |
#define | pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) |
#define | bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1) |
#define | bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val) |
#define | pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) |
#define | bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2) |
#define | bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val) |
#define | pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) |
#define | bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV) |
#define | bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val) |
#define | pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) |
#define | bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV) |
#define | bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val) |
#define | pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) |
#define | bfin_read_SPORT0_TX() bfin_read32(SPORT0_TX) |
#define | bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val) |
#define | pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) |
#define | bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX) |
#define | bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val) |
#define | pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) |
#define | bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1) |
#define | bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val) |
#define | pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) |
#define | bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2) |
#define | bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val) |
#define | pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) |
#define | bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV) |
#define | bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val) |
#define | pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) |
#define | bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV) |
#define | bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val) |
#define | pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) |
#define | bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT) |
#define | bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val) |
#define | pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) |
#define | bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL) |
#define | bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val) |
#define | pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) |
#define | bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1) |
#define | bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val) |
#define | pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) |
#define | bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2) |
#define | bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val) |
#define | pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) |
#define | bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1) |
#define | bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val) |
#define | pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) |
#define | bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2) |
#define | bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val) |
#define | pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) |
#define | bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV) |
#define | bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val) |
#define | pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) |
#define | bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV) |
#define | bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val) |
#define | pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) |
#define | bfin_read_SPORT1_TX() bfin_read32(SPORT1_TX) |
#define | bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val) |
#define | pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) |
#define | bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX) |
#define | bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val) |
#define | pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) |
#define | bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1) |
#define | bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val) |
#define | pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) |
#define | bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2) |
#define | bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val) |
#define | pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) |
#define | bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV) |
#define | bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val) |
#define | pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) |
#define | bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV) |
#define | bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val) |
#define | pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) |
#define | bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT) |
#define | bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val) |
#define | pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) |
#define | bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL) |
#define | bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val) |
#define | pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) |
#define | bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1) |
#define | bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val) |
#define | pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) |
#define | bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2) |
#define | bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val) |
#define | pDMA0_NEXT_DESC_PTR ((uint32_t volatile *)DMA0_NEXT_DESC_PTR) |
#define | bfin_read_DMA0_NEXT_DESC_PTR() bfin_read32(DMA0_NEXT_DESC_PTR) |
#define | bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_write32(DMA0_NEXT_DESC_PTR, val) |
#define | pDMA0_START_ADDR ((uint32_t volatile *)DMA0_START_ADDR) |
#define | bfin_read_DMA0_START_ADDR() bfin_read32(DMA0_START_ADDR) |
#define | bfin_write_DMA0_START_ADDR(val) bfin_write32(DMA0_START_ADDR, val) |
#define | pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) |
#define | bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG) |
#define | bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val) |
#define | pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT) |
#define | bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT) |
#define | bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val) |
#define | pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY) |
#define | bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY) |
#define | bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val) |
#define | pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT) |
#define | bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT) |
#define | bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val) |
#define | pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY) |
#define | bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY) |
#define | bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val) |
#define | pDMA0_CURR_DESC_PTR ((uint32_t volatile *)DMA0_CURR_DESC_PTR) |
#define | bfin_read_DMA0_CURR_DESC_PTR() bfin_read32(DMA0_CURR_DESC_PTR) |
#define | bfin_write_DMA0_CURR_DESC_PTR(val) bfin_write32(DMA0_CURR_DESC_PTR, val) |
#define | pDMA0_CURR_ADDR ((uint32_t volatile *)DMA0_CURR_ADDR) |
#define | bfin_read_DMA0_CURR_ADDR() bfin_read32(DMA0_CURR_ADDR) |
#define | bfin_write_DMA0_CURR_ADDR(val) bfin_write32(DMA0_CURR_ADDR, val) |
#define | pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS) |
#define | bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS) |
#define | bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val) |
#define | pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP) |
#define | bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP) |
#define | bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val) |
#define | pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT) |
#define | bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT) |
#define | bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val) |
#define | pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT) |
#define | bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT) |
#define | bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val) |
#define | pDMA1_NEXT_DESC_PTR ((uint32_t volatile *)DMA1_NEXT_DESC_PTR) |
#define | bfin_read_DMA1_NEXT_DESC_PTR() bfin_read32(DMA1_NEXT_DESC_PTR) |
#define | bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_write32(DMA1_NEXT_DESC_PTR, val) |
#define | pDMA1_START_ADDR ((uint32_t volatile *)DMA1_START_ADDR) |
#define | bfin_read_DMA1_START_ADDR() bfin_read32(DMA1_START_ADDR) |
#define | bfin_write_DMA1_START_ADDR(val) bfin_write32(DMA1_START_ADDR, val) |
#define | pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) |
#define | bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG) |
#define | bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val) |
#define | pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT) |
#define | bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT) |
#define | bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val) |
#define | pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY) |
#define | bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY) |
#define | bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val) |
#define | pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT) |
#define | bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT) |
#define | bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val) |
#define | pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY) |
#define | bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY) |
#define | bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val) |
#define | pDMA1_CURR_DESC_PTR ((uint32_t volatile *)DMA1_CURR_DESC_PTR) |
#define | bfin_read_DMA1_CURR_DESC_PTR() bfin_read32(DMA1_CURR_DESC_PTR) |
#define | bfin_write_DMA1_CURR_DESC_PTR(val) bfin_write32(DMA1_CURR_DESC_PTR, val) |
#define | pDMA1_CURR_ADDR ((uint32_t volatile *)DMA1_CURR_ADDR) |
#define | bfin_read_DMA1_CURR_ADDR() bfin_read32(DMA1_CURR_ADDR) |
#define | bfin_write_DMA1_CURR_ADDR(val) bfin_write32(DMA1_CURR_ADDR, val) |
#define | pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS) |
#define | bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS) |
#define | bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val) |
#define | pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP) |
#define | bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP) |
#define | bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val) |
#define | pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT) |
#define | bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT) |
#define | bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val) |
#define | pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT) |
#define | bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT) |
#define | bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val) |
#define | pDMA2_NEXT_DESC_PTR ((uint32_t volatile *)DMA2_NEXT_DESC_PTR) |
#define | bfin_read_DMA2_NEXT_DESC_PTR() bfin_read32(DMA2_NEXT_DESC_PTR) |
#define | bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_write32(DMA2_NEXT_DESC_PTR, val) |
#define | pDMA2_START_ADDR ((uint32_t volatile *)DMA2_START_ADDR) |
#define | bfin_read_DMA2_START_ADDR() bfin_read32(DMA2_START_ADDR) |
#define | bfin_write_DMA2_START_ADDR(val) bfin_write32(DMA2_START_ADDR, val) |
#define | pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) |
#define | bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG) |
#define | bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val) |
#define | pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT) |
#define | bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT) |
#define | bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val) |
#define | pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY) |
#define | bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY) |
#define | bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val) |
#define | pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT) |
#define | bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT) |
#define | bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val) |
#define | pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY) |
#define | bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY) |
#define | bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val) |
#define | pDMA2_CURR_DESC_PTR ((uint32_t volatile *)DMA2_CURR_DESC_PTR) |
#define | bfin_read_DMA2_CURR_DESC_PTR() bfin_read32(DMA2_CURR_DESC_PTR) |
#define | bfin_write_DMA2_CURR_DESC_PTR(val) bfin_write32(DMA2_CURR_DESC_PTR, val) |
#define | pDMA2_CURR_ADDR ((uint32_t volatile *)DMA2_CURR_ADDR) |
#define | bfin_read_DMA2_CURR_ADDR() bfin_read32(DMA2_CURR_ADDR) |
#define | bfin_write_DMA2_CURR_ADDR(val) bfin_write32(DMA2_CURR_ADDR, val) |
#define | pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS) |
#define | bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS) |
#define | bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val) |
#define | pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP) |
#define | bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP) |
#define | bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val) |
#define | pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT) |
#define | bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT) |
#define | bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val) |
#define | pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT) |
#define | bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT) |
#define | bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val) |
#define | pDMA3_NEXT_DESC_PTR ((uint32_t volatile *)DMA3_NEXT_DESC_PTR) |
#define | bfin_read_DMA3_NEXT_DESC_PTR() bfin_read32(DMA3_NEXT_DESC_PTR) |
#define | bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_write32(DMA3_NEXT_DESC_PTR, val) |
#define | pDMA3_START_ADDR ((uint32_t volatile *)DMA3_START_ADDR) |
#define | bfin_read_DMA3_START_ADDR() bfin_read32(DMA3_START_ADDR) |
#define | bfin_write_DMA3_START_ADDR(val) bfin_write32(DMA3_START_ADDR, val) |
#define | pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) |
#define | bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG) |
#define | bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val) |
#define | pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT) |
#define | bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT) |
#define | bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val) |
#define | pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY) |
#define | bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY) |
#define | bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val) |
#define | pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT) |
#define | bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT) |
#define | bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val) |
#define | pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY) |
#define | bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY) |
#define | bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val) |
#define | pDMA3_CURR_DESC_PTR ((uint32_t volatile *)DMA3_CURR_DESC_PTR) |
#define | bfin_read_DMA3_CURR_DESC_PTR() bfin_read32(DMA3_CURR_DESC_PTR) |
#define | bfin_write_DMA3_CURR_DESC_PTR(val) bfin_write32(DMA3_CURR_DESC_PTR, val) |
#define | pDMA3_CURR_ADDR ((uint32_t volatile *)DMA3_CURR_ADDR) |
#define | bfin_read_DMA3_CURR_ADDR() bfin_read32(DMA3_CURR_ADDR) |
#define | bfin_write_DMA3_CURR_ADDR(val) bfin_write32(DMA3_CURR_ADDR, val) |
#define | pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS) |
#define | bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS) |
#define | bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val) |
#define | pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP) |
#define | bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP) |
#define | bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val) |
#define | pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT) |
#define | bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT) |
#define | bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val) |
#define | pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT) |
#define | bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT) |
#define | bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val) |
#define | pDMA4_NEXT_DESC_PTR ((uint32_t volatile *)DMA4_NEXT_DESC_PTR) |
#define | bfin_read_DMA4_NEXT_DESC_PTR() bfin_read32(DMA4_NEXT_DESC_PTR) |
#define | bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_write32(DMA4_NEXT_DESC_PTR, val) |
#define | pDMA4_START_ADDR ((uint32_t volatile *)DMA4_START_ADDR) |
#define | bfin_read_DMA4_START_ADDR() bfin_read32(DMA4_START_ADDR) |
#define | bfin_write_DMA4_START_ADDR(val) bfin_write32(DMA4_START_ADDR, val) |
#define | pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) |
#define | bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG) |
#define | bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val) |
#define | pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT) |
#define | bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT) |
#define | bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val) |
#define | pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY) |
#define | bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY) |
#define | bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val) |
#define | pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT) |
#define | bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT) |
#define | bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val) |
#define | pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY) |
#define | bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY) |
#define | bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val) |
#define | pDMA4_CURR_DESC_PTR ((uint32_t volatile *)DMA4_CURR_DESC_PTR) |
#define | bfin_read_DMA4_CURR_DESC_PTR() bfin_read32(DMA4_CURR_DESC_PTR) |
#define | bfin_write_DMA4_CURR_DESC_PTR(val) bfin_write32(DMA4_CURR_DESC_PTR, val) |
#define | pDMA4_CURR_ADDR ((uint32_t volatile *)DMA4_CURR_ADDR) |
#define | bfin_read_DMA4_CURR_ADDR() bfin_read32(DMA4_CURR_ADDR) |
#define | bfin_write_DMA4_CURR_ADDR(val) bfin_write32(DMA4_CURR_ADDR, val) |
#define | pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS) |
#define | bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS) |
#define | bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val) |
#define | pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP) |
#define | bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP) |
#define | bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val) |
#define | pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT) |
#define | bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT) |
#define | bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val) |
#define | pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT) |
#define | bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT) |
#define | bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val) |
#define | pDMA5_NEXT_DESC_PTR ((uint32_t volatile *)DMA5_NEXT_DESC_PTR) |
#define | bfin_read_DMA5_NEXT_DESC_PTR() bfin_read32(DMA5_NEXT_DESC_PTR) |
#define | bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_write32(DMA5_NEXT_DESC_PTR, val) |
#define | pDMA5_START_ADDR ((uint32_t volatile *)DMA5_START_ADDR) |
#define | bfin_read_DMA5_START_ADDR() bfin_read32(DMA5_START_ADDR) |
#define | bfin_write_DMA5_START_ADDR(val) bfin_write32(DMA5_START_ADDR, val) |
#define | pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) |
#define | bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG) |
#define | bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val) |
#define | pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT) |
#define | bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT) |
#define | bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val) |
#define | pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY) |
#define | bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY) |
#define | bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val) |
#define | pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT) |
#define | bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT) |
#define | bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val) |
#define | pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY) |
#define | bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY) |
#define | bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val) |
#define | pDMA5_CURR_DESC_PTR ((uint32_t volatile *)DMA5_CURR_DESC_PTR) |
#define | bfin_read_DMA5_CURR_DESC_PTR() bfin_read32(DMA5_CURR_DESC_PTR) |
#define | bfin_write_DMA5_CURR_DESC_PTR(val) bfin_write32(DMA5_CURR_DESC_PTR, val) |
#define | pDMA5_CURR_ADDR ((uint32_t volatile *)DMA5_CURR_ADDR) |
#define | bfin_read_DMA5_CURR_ADDR() bfin_read32(DMA5_CURR_ADDR) |
#define | bfin_write_DMA5_CURR_ADDR(val) bfin_write32(DMA5_CURR_ADDR, val) |
#define | pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS) |
#define | bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS) |
#define | bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val) |
#define | pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP) |
#define | bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP) |
#define | bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val) |
#define | pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT) |
#define | bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT) |
#define | bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val) |
#define | pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT) |
#define | bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT) |
#define | bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val) |
#define | pDMA6_NEXT_DESC_PTR ((uint32_t volatile *)DMA6_NEXT_DESC_PTR) |
#define | bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR) |
#define | bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val) |
#define | pDMA6_START_ADDR ((uint32_t volatile *)DMA6_START_ADDR) |
#define | bfin_read_DMA6_START_ADDR() bfin_read32(DMA6_START_ADDR) |
#define | bfin_write_DMA6_START_ADDR(val) bfin_write32(DMA6_START_ADDR, val) |
#define | pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) |
#define | bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG) |
#define | bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val) |
#define | pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT) |
#define | bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT) |
#define | bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val) |
#define | pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY) |
#define | bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY) |
#define | bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val) |
#define | pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT) |
#define | bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT) |
#define | bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val) |
#define | pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY) |
#define | bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY) |
#define | bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val) |
#define | pDMA6_CURR_DESC_PTR ((uint32_t volatile *)DMA6_CURR_DESC_PTR) |
#define | bfin_read_DMA6_CURR_DESC_PTR() bfin_read32(DMA6_CURR_DESC_PTR) |
#define | bfin_write_DMA6_CURR_DESC_PTR(val) bfin_write32(DMA6_CURR_DESC_PTR, val) |
#define | pDMA6_CURR_ADDR ((uint32_t volatile *)DMA6_CURR_ADDR) |
#define | bfin_read_DMA6_CURR_ADDR() bfin_read32(DMA6_CURR_ADDR) |
#define | bfin_write_DMA6_CURR_ADDR(val) bfin_write32(DMA6_CURR_ADDR, val) |
#define | pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS) |
#define | bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS) |
#define | bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val) |
#define | pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP) |
#define | bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP) |
#define | bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val) |
#define | pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT) |
#define | bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT) |
#define | bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val) |
#define | pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT) |
#define | bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT) |
#define | bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val) |
#define | pDMA7_NEXT_DESC_PTR ((uint32_t volatile *)DMA7_NEXT_DESC_PTR) |
#define | bfin_read_DMA7_NEXT_DESC_PTR() bfin_read32(DMA7_NEXT_DESC_PTR) |
#define | bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_write32(DMA7_NEXT_DESC_PTR, val) |
#define | pDMA7_START_ADDR ((uint32_t volatile *)DMA7_START_ADDR) |
#define | bfin_read_DMA7_START_ADDR() bfin_read32(DMA7_START_ADDR) |
#define | bfin_write_DMA7_START_ADDR(val) bfin_write32(DMA7_START_ADDR, val) |
#define | pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) |
#define | bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG) |
#define | bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val) |
#define | pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT) |
#define | bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT) |
#define | bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val) |
#define | pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY) |
#define | bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY) |
#define | bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val) |
#define | pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT) |
#define | bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT) |
#define | bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val) |
#define | pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY) |
#define | bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY) |
#define | bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val) |
#define | pDMA7_CURR_DESC_PTR ((uint32_t volatile *)DMA7_CURR_DESC_PTR) |
#define | bfin_read_DMA7_CURR_DESC_PTR() bfin_read32(DMA7_CURR_DESC_PTR) |
#define | bfin_write_DMA7_CURR_DESC_PTR(val) bfin_write32(DMA7_CURR_DESC_PTR, val) |
#define | pDMA7_CURR_ADDR ((uint32_t volatile *)DMA7_CURR_ADDR) |
#define | bfin_read_DMA7_CURR_ADDR() bfin_read32(DMA7_CURR_ADDR) |
#define | bfin_write_DMA7_CURR_ADDR(val) bfin_write32(DMA7_CURR_ADDR, val) |
#define | pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS) |
#define | bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS) |
#define | bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val) |
#define | pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP) |
#define | bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP) |
#define | bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val) |
#define | pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT) |
#define | bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT) |
#define | bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val) |
#define | pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT) |
#define | bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT) |
#define | bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val) |
#define | pMDMA_D0_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_D0_NEXT_DESC_PTR) |
#define | bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_read32(MDMA_D0_NEXT_DESC_PTR) |
#define | bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_write32(MDMA_D0_NEXT_DESC_PTR, val) |
#define | pMDMA_D0_START_ADDR ((uint32_t volatile *)MDMA_D0_START_ADDR) |
#define | bfin_read_MDMA_D0_START_ADDR() bfin_read32(MDMA_D0_START_ADDR) |
#define | bfin_write_MDMA_D0_START_ADDR(val) bfin_write32(MDMA_D0_START_ADDR, val) |
#define | pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG) |
#define | bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG) |
#define | bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val) |
#define | pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT) |
#define | bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT) |
#define | bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val) |
#define | pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY) |
#define | bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY) |
#define | bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val) |
#define | pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT) |
#define | bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT) |
#define | bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val) |
#define | pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY) |
#define | bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY) |
#define | bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val) |
#define | pMDMA_D0_CURR_DESC_PTR ((uint32_t volatile *)MDMA_D0_CURR_DESC_PTR) |
#define | bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_read32(MDMA_D0_CURR_DESC_PTR) |
#define | bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_write32(MDMA_D0_CURR_DESC_PTR, val) |
#define | pMDMA_D0_CURR_ADDR ((uint32_t volatile *)MDMA_D0_CURR_ADDR) |
#define | bfin_read_MDMA_D0_CURR_ADDR() bfin_read32(MDMA_D0_CURR_ADDR) |
#define | bfin_write_MDMA_D0_CURR_ADDR(val) bfin_write32(MDMA_D0_CURR_ADDR, val) |
#define | pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS) |
#define | bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS) |
#define | bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val) |
#define | pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP) |
#define | bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP) |
#define | bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val) |
#define | pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT) |
#define | bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT) |
#define | bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val) |
#define | pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT) |
#define | bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT) |
#define | bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val) |
#define | pMDMA_S0_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_S0_NEXT_DESC_PTR) |
#define | bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_read32(MDMA_S0_NEXT_DESC_PTR) |
#define | bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_write32(MDMA_S0_NEXT_DESC_PTR, val) |
#define | pMDMA_S0_START_ADDR ((uint32_t volatile *)MDMA_S0_START_ADDR) |
#define | bfin_read_MDMA_S0_START_ADDR() bfin_read32(MDMA_S0_START_ADDR) |
#define | bfin_write_MDMA_S0_START_ADDR(val) bfin_write32(MDMA_S0_START_ADDR, val) |
#define | pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG) |
#define | bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG) |
#define | bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val) |
#define | pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT) |
#define | bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT) |
#define | bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val) |
#define | pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY) |
#define | bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY) |
#define | bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val) |
#define | pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT) |
#define | bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT) |
#define | bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val) |
#define | pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY) |
#define | bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY) |
#define | bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val) |
#define | pMDMA_S0_CURR_DESC_PTR ((uint32_t volatile *)MDMA_S0_CURR_DESC_PTR) |
#define | bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_read32(MDMA_S0_CURR_DESC_PTR) |
#define | bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_write32(MDMA_S0_CURR_DESC_PTR, val) |
#define | pMDMA_S0_CURR_ADDR ((uint32_t volatile *)MDMA_S0_CURR_ADDR) |
#define | bfin_read_MDMA_S0_CURR_ADDR() bfin_read32(MDMA_S0_CURR_ADDR) |
#define | bfin_write_MDMA_S0_CURR_ADDR(val) bfin_write32(MDMA_S0_CURR_ADDR, val) |
#define | pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS) |
#define | bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS) |
#define | bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val) |
#define | pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP) |
#define | bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP) |
#define | bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val) |
#define | pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT) |
#define | bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT) |
#define | bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val) |
#define | pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT) |
#define | bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT) |
#define | bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val) |
#define | pMDMA_D1_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_D1_NEXT_DESC_PTR) |
#define | bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_read32(MDMA_D1_NEXT_DESC_PTR) |
#define | bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_write32(MDMA_D1_NEXT_DESC_PTR, val) |
#define | pMDMA_D1_START_ADDR ((uint32_t volatile *)MDMA_D1_START_ADDR) |
#define | bfin_read_MDMA_D1_START_ADDR() bfin_read32(MDMA_D1_START_ADDR) |
#define | bfin_write_MDMA_D1_START_ADDR(val) bfin_write32(MDMA_D1_START_ADDR, val) |
#define | pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) |
#define | bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG) |
#define | bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val) |
#define | pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT) |
#define | bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT) |
#define | bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val) |
#define | pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY) |
#define | bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY) |
#define | bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val) |
#define | pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT) |
#define | bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT) |
#define | bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val) |
#define | pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY) |
#define | bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY) |
#define | bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val) |
#define | pMDMA_D1_CURR_DESC_PTR ((uint32_t volatile *)MDMA_D1_CURR_DESC_PTR) |
#define | bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_read32(MDMA_D1_CURR_DESC_PTR) |
#define | bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_write32(MDMA_D1_CURR_DESC_PTR, val) |
#define | pMDMA_D1_CURR_ADDR ((uint32_t volatile *)MDMA_D1_CURR_ADDR) |
#define | bfin_read_MDMA_D1_CURR_ADDR() bfin_read32(MDMA_D1_CURR_ADDR) |
#define | bfin_write_MDMA_D1_CURR_ADDR(val) bfin_write32(MDMA_D1_CURR_ADDR, val) |
#define | pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS) |
#define | bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS) |
#define | bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val) |
#define | pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP) |
#define | bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP) |
#define | bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val) |
#define | pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT) |
#define | bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT) |
#define | bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val) |
#define | pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT) |
#define | bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT) |
#define | bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val) |
#define | pMDMA_S1_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_S1_NEXT_DESC_PTR) |
#define | bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_read32(MDMA_S1_NEXT_DESC_PTR) |
#define | bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_write32(MDMA_S1_NEXT_DESC_PTR, val) |
#define | pMDMA_S1_START_ADDR ((uint32_t volatile *)MDMA_S1_START_ADDR) |
#define | bfin_read_MDMA_S1_START_ADDR() bfin_read32(MDMA_S1_START_ADDR) |
#define | bfin_write_MDMA_S1_START_ADDR(val) bfin_write32(MDMA_S1_START_ADDR, val) |
#define | pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG) |
#define | bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG) |
#define | bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val) |
#define | pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT) |
#define | bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT) |
#define | bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val) |
#define | pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY) |
#define | bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY) |
#define | bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val) |
#define | pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT) |
#define | bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT) |
#define | bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val) |
#define | pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY) |
#define | bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY) |
#define | bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val) |
#define | pMDMA_S1_CURR_DESC_PTR ((uint32_t volatile *)MDMA_S1_CURR_DESC_PTR) |
#define | bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_read32(MDMA_S1_CURR_DESC_PTR) |
#define | bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_write32(MDMA_S1_CURR_DESC_PTR, val) |
#define | pMDMA_S1_CURR_ADDR ((uint32_t volatile *)MDMA_S1_CURR_ADDR) |
#define | bfin_read_MDMA_S1_CURR_ADDR() bfin_read32(MDMA_S1_CURR_ADDR) |
#define | bfin_write_MDMA_S1_CURR_ADDR(val) bfin_write32(MDMA_S1_CURR_ADDR, val) |
#define | pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS) |
#define | bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS) |
#define | bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val) |
#define | pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP) |
#define | bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP) |
#define | bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val) |
#define | pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT) |
#define | bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT) |
#define | bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val) |
#define | pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT) |
#define | bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT) |
#define | bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val) |
#define | pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL) |
#define | bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL) |
#define | bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val) |
#define | pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0) |
#define | bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0) |
#define | bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val) |
#define | pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1) |
#define | bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1) |
#define | bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val) |
#define | pEBIU_SDGCTL ((uint32_t volatile *)EBIU_SDGCTL) |
#define | bfin_read_EBIU_SDGCTL() bfin_read32(EBIU_SDGCTL) |
#define | bfin_write_EBIU_SDGCTL(val) bfin_write32(EBIU_SDGCTL, val) |
#define | pEBIU_SDBCTL ((uint16_t volatile *)EBIU_SDBCTL) |
#define | bfin_read_EBIU_SDBCTL() bfin_read16(EBIU_SDBCTL) |
#define | bfin_write_EBIU_SDBCTL(val) bfin_write16(EBIU_SDBCTL, val) |
#define | pEBIU_SDRRC ((uint16_t volatile *)EBIU_SDRRC) |
#define | bfin_read_EBIU_SDRRC() bfin_read16(EBIU_SDRRC) |
#define | bfin_write_EBIU_SDRRC(val) bfin_write16(EBIU_SDRRC, val) |
#define | pEBIU_SDSTAT ((uint16_t volatile *)EBIU_SDSTAT) |
#define | bfin_read_EBIU_SDSTAT() bfin_read16(EBIU_SDSTAT) |
#define | bfin_write_EBIU_SDSTAT(val) bfin_write16(EBIU_SDSTAT, val) |
#define | pDMA_TC_CNT ((uint16_t volatile *)DMA_TC_CNT) |
#define | bfin_read_DMA_TC_CNT() bfin_read16(DMA_TC_CNT) |
#define | bfin_write_DMA_TC_CNT(val) bfin_write16(DMA_TC_CNT, val) |
#define | pDMA_TC_PER ((uint16_t volatile *)DMA_TC_PER) |
#define | bfin_read_DMA_TC_PER() bfin_read16(DMA_TC_PER) |
#define | bfin_write_DMA_TC_PER(val) bfin_write16(DMA_TC_PER, val) |
#define bfin_read_CHIPID | ( | ) | bfin_read32(CHIPID) |
#define bfin_read_DCPLB_ADDR0 | ( | ) | bfin_readPTR(DCPLB_ADDR0) |
#define bfin_read_DCPLB_ADDR1 | ( | ) | bfin_readPTR(DCPLB_ADDR1) |
#define bfin_read_DCPLB_ADDR10 | ( | ) | bfin_readPTR(DCPLB_ADDR10) |
#define bfin_read_DCPLB_ADDR11 | ( | ) | bfin_readPTR(DCPLB_ADDR11) |
#define bfin_read_DCPLB_ADDR12 | ( | ) | bfin_readPTR(DCPLB_ADDR12) |
#define bfin_read_DCPLB_ADDR13 | ( | ) | bfin_readPTR(DCPLB_ADDR13) |
#define bfin_read_DCPLB_ADDR14 | ( | ) | bfin_readPTR(DCPLB_ADDR14) |
#define bfin_read_DCPLB_ADDR15 | ( | ) | bfin_readPTR(DCPLB_ADDR15) |
#define bfin_read_DCPLB_ADDR2 | ( | ) | bfin_readPTR(DCPLB_ADDR2) |
#define bfin_read_DCPLB_ADDR3 | ( | ) | bfin_readPTR(DCPLB_ADDR3) |
#define bfin_read_DCPLB_ADDR4 | ( | ) | bfin_readPTR(DCPLB_ADDR4) |
#define bfin_read_DCPLB_ADDR5 | ( | ) | bfin_readPTR(DCPLB_ADDR5) |
#define bfin_read_DCPLB_ADDR6 | ( | ) | bfin_readPTR(DCPLB_ADDR6) |
#define bfin_read_DCPLB_ADDR7 | ( | ) | bfin_readPTR(DCPLB_ADDR7) |
#define bfin_read_DCPLB_ADDR8 | ( | ) | bfin_readPTR(DCPLB_ADDR8) |
#define bfin_read_DCPLB_ADDR9 | ( | ) | bfin_readPTR(DCPLB_ADDR9) |
#define bfin_read_DCPLB_DATA0 | ( | ) | bfin_read32(DCPLB_DATA0) |
#define bfin_read_DCPLB_DATA1 | ( | ) | bfin_read32(DCPLB_DATA1) |
#define bfin_read_DCPLB_DATA10 | ( | ) | bfin_read32(DCPLB_DATA10) |
#define bfin_read_DCPLB_DATA11 | ( | ) | bfin_read32(DCPLB_DATA11) |
#define bfin_read_DCPLB_DATA12 | ( | ) | bfin_read32(DCPLB_DATA12) |
#define bfin_read_DCPLB_DATA13 | ( | ) | bfin_read32(DCPLB_DATA13) |
#define bfin_read_DCPLB_DATA14 | ( | ) | bfin_read32(DCPLB_DATA14) |
#define bfin_read_DCPLB_DATA15 | ( | ) | bfin_read32(DCPLB_DATA15) |
#define bfin_read_DCPLB_DATA2 | ( | ) | bfin_read32(DCPLB_DATA2) |
#define bfin_read_DCPLB_DATA3 | ( | ) | bfin_read32(DCPLB_DATA3) |
#define bfin_read_DCPLB_DATA4 | ( | ) | bfin_read32(DCPLB_DATA4) |
#define bfin_read_DCPLB_DATA5 | ( | ) | bfin_read32(DCPLB_DATA5) |
#define bfin_read_DCPLB_DATA6 | ( | ) | bfin_read32(DCPLB_DATA6) |
#define bfin_read_DCPLB_DATA7 | ( | ) | bfin_read32(DCPLB_DATA7) |
#define bfin_read_DCPLB_DATA8 | ( | ) | bfin_read32(DCPLB_DATA8) |
#define bfin_read_DCPLB_DATA9 | ( | ) | bfin_read32(DCPLB_DATA9) |
#define bfin_read_DCPLB_FAULT_ADDR | ( | ) | bfin_read32(DCPLB_FAULT_ADDR) |
#define bfin_read_DCPLB_FAULT_STATUS | ( | ) | bfin_read32(DCPLB_FAULT_STATUS) |
#define bfin_read_DMA0_CONFIG | ( | ) | bfin_read16(DMA0_CONFIG) |
#define bfin_read_DMA0_CURR_ADDR | ( | ) | bfin_read32(DMA0_CURR_ADDR) |
#define bfin_read_DMA0_CURR_DESC_PTR | ( | ) | bfin_read32(DMA0_CURR_DESC_PTR) |
#define bfin_read_DMA0_CURR_X_COUNT | ( | ) | bfin_read16(DMA0_CURR_X_COUNT) |
#define bfin_read_DMA0_CURR_Y_COUNT | ( | ) | bfin_read16(DMA0_CURR_Y_COUNT) |
#define bfin_read_DMA0_IRQ_STATUS | ( | ) | bfin_read16(DMA0_IRQ_STATUS) |
#define bfin_read_DMA0_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA0_NEXT_DESC_PTR) |
#define bfin_read_DMA0_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA0_PERIPHERAL_MAP) |
#define bfin_read_DMA0_START_ADDR | ( | ) | bfin_read32(DMA0_START_ADDR) |
#define bfin_read_DMA0_X_COUNT | ( | ) | bfin_read16(DMA0_X_COUNT) |
#define bfin_read_DMA0_X_MODIFY | ( | ) | bfin_read16(DMA0_X_MODIFY) |
#define bfin_read_DMA0_Y_COUNT | ( | ) | bfin_read16(DMA0_Y_COUNT) |
#define bfin_read_DMA0_Y_MODIFY | ( | ) | bfin_read16(DMA0_Y_MODIFY) |
#define bfin_read_DMA1_CONFIG | ( | ) | bfin_read16(DMA1_CONFIG) |
#define bfin_read_DMA1_CURR_ADDR | ( | ) | bfin_read32(DMA1_CURR_ADDR) |
#define bfin_read_DMA1_CURR_DESC_PTR | ( | ) | bfin_read32(DMA1_CURR_DESC_PTR) |
#define bfin_read_DMA1_CURR_X_COUNT | ( | ) | bfin_read16(DMA1_CURR_X_COUNT) |
#define bfin_read_DMA1_CURR_Y_COUNT | ( | ) | bfin_read16(DMA1_CURR_Y_COUNT) |
#define bfin_read_DMA1_IRQ_STATUS | ( | ) | bfin_read16(DMA1_IRQ_STATUS) |
#define bfin_read_DMA1_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA1_NEXT_DESC_PTR) |
#define bfin_read_DMA1_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA1_PERIPHERAL_MAP) |
#define bfin_read_DMA1_START_ADDR | ( | ) | bfin_read32(DMA1_START_ADDR) |
#define bfin_read_DMA1_X_COUNT | ( | ) | bfin_read16(DMA1_X_COUNT) |
#define bfin_read_DMA1_X_MODIFY | ( | ) | bfin_read16(DMA1_X_MODIFY) |
#define bfin_read_DMA1_Y_COUNT | ( | ) | bfin_read16(DMA1_Y_COUNT) |
#define bfin_read_DMA1_Y_MODIFY | ( | ) | bfin_read16(DMA1_Y_MODIFY) |
#define bfin_read_DMA2_CONFIG | ( | ) | bfin_read16(DMA2_CONFIG) |
#define bfin_read_DMA2_CURR_ADDR | ( | ) | bfin_read32(DMA2_CURR_ADDR) |
#define bfin_read_DMA2_CURR_DESC_PTR | ( | ) | bfin_read32(DMA2_CURR_DESC_PTR) |
#define bfin_read_DMA2_CURR_X_COUNT | ( | ) | bfin_read16(DMA2_CURR_X_COUNT) |
#define bfin_read_DMA2_CURR_Y_COUNT | ( | ) | bfin_read16(DMA2_CURR_Y_COUNT) |
#define bfin_read_DMA2_IRQ_STATUS | ( | ) | bfin_read16(DMA2_IRQ_STATUS) |
#define bfin_read_DMA2_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA2_NEXT_DESC_PTR) |
#define bfin_read_DMA2_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA2_PERIPHERAL_MAP) |
#define bfin_read_DMA2_START_ADDR | ( | ) | bfin_read32(DMA2_START_ADDR) |
#define bfin_read_DMA2_X_COUNT | ( | ) | bfin_read16(DMA2_X_COUNT) |
#define bfin_read_DMA2_X_MODIFY | ( | ) | bfin_read16(DMA2_X_MODIFY) |
#define bfin_read_DMA2_Y_COUNT | ( | ) | bfin_read16(DMA2_Y_COUNT) |
#define bfin_read_DMA2_Y_MODIFY | ( | ) | bfin_read16(DMA2_Y_MODIFY) |
#define bfin_read_DMA3_CONFIG | ( | ) | bfin_read16(DMA3_CONFIG) |
#define bfin_read_DMA3_CURR_ADDR | ( | ) | bfin_read32(DMA3_CURR_ADDR) |
#define bfin_read_DMA3_CURR_DESC_PTR | ( | ) | bfin_read32(DMA3_CURR_DESC_PTR) |
#define bfin_read_DMA3_CURR_X_COUNT | ( | ) | bfin_read16(DMA3_CURR_X_COUNT) |
#define bfin_read_DMA3_CURR_Y_COUNT | ( | ) | bfin_read16(DMA3_CURR_Y_COUNT) |
#define bfin_read_DMA3_IRQ_STATUS | ( | ) | bfin_read16(DMA3_IRQ_STATUS) |
#define bfin_read_DMA3_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA3_NEXT_DESC_PTR) |
#define bfin_read_DMA3_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA3_PERIPHERAL_MAP) |
#define bfin_read_DMA3_START_ADDR | ( | ) | bfin_read32(DMA3_START_ADDR) |
#define bfin_read_DMA3_X_COUNT | ( | ) | bfin_read16(DMA3_X_COUNT) |
#define bfin_read_DMA3_X_MODIFY | ( | ) | bfin_read16(DMA3_X_MODIFY) |
#define bfin_read_DMA3_Y_COUNT | ( | ) | bfin_read16(DMA3_Y_COUNT) |
#define bfin_read_DMA3_Y_MODIFY | ( | ) | bfin_read16(DMA3_Y_MODIFY) |
#define bfin_read_DMA4_CONFIG | ( | ) | bfin_read16(DMA4_CONFIG) |
#define bfin_read_DMA4_CURR_ADDR | ( | ) | bfin_read32(DMA4_CURR_ADDR) |
#define bfin_read_DMA4_CURR_DESC_PTR | ( | ) | bfin_read32(DMA4_CURR_DESC_PTR) |
#define bfin_read_DMA4_CURR_X_COUNT | ( | ) | bfin_read16(DMA4_CURR_X_COUNT) |
#define bfin_read_DMA4_CURR_Y_COUNT | ( | ) | bfin_read16(DMA4_CURR_Y_COUNT) |
#define bfin_read_DMA4_IRQ_STATUS | ( | ) | bfin_read16(DMA4_IRQ_STATUS) |
#define bfin_read_DMA4_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA4_NEXT_DESC_PTR) |
#define bfin_read_DMA4_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA4_PERIPHERAL_MAP) |
#define bfin_read_DMA4_START_ADDR | ( | ) | bfin_read32(DMA4_START_ADDR) |
#define bfin_read_DMA4_X_COUNT | ( | ) | bfin_read16(DMA4_X_COUNT) |
#define bfin_read_DMA4_X_MODIFY | ( | ) | bfin_read16(DMA4_X_MODIFY) |
#define bfin_read_DMA4_Y_COUNT | ( | ) | bfin_read16(DMA4_Y_COUNT) |
#define bfin_read_DMA4_Y_MODIFY | ( | ) | bfin_read16(DMA4_Y_MODIFY) |
#define bfin_read_DMA5_CONFIG | ( | ) | bfin_read16(DMA5_CONFIG) |
#define bfin_read_DMA5_CURR_ADDR | ( | ) | bfin_read32(DMA5_CURR_ADDR) |
#define bfin_read_DMA5_CURR_DESC_PTR | ( | ) | bfin_read32(DMA5_CURR_DESC_PTR) |
#define bfin_read_DMA5_CURR_X_COUNT | ( | ) | bfin_read16(DMA5_CURR_X_COUNT) |
#define bfin_read_DMA5_CURR_Y_COUNT | ( | ) | bfin_read16(DMA5_CURR_Y_COUNT) |
#define bfin_read_DMA5_IRQ_STATUS | ( | ) | bfin_read16(DMA5_IRQ_STATUS) |
#define bfin_read_DMA5_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA5_NEXT_DESC_PTR) |
#define bfin_read_DMA5_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA5_PERIPHERAL_MAP) |
#define bfin_read_DMA5_START_ADDR | ( | ) | bfin_read32(DMA5_START_ADDR) |
#define bfin_read_DMA5_X_COUNT | ( | ) | bfin_read16(DMA5_X_COUNT) |
#define bfin_read_DMA5_X_MODIFY | ( | ) | bfin_read16(DMA5_X_MODIFY) |
#define bfin_read_DMA5_Y_COUNT | ( | ) | bfin_read16(DMA5_Y_COUNT) |
#define bfin_read_DMA5_Y_MODIFY | ( | ) | bfin_read16(DMA5_Y_MODIFY) |
#define bfin_read_DMA6_CONFIG | ( | ) | bfin_read16(DMA6_CONFIG) |
#define bfin_read_DMA6_CURR_ADDR | ( | ) | bfin_read32(DMA6_CURR_ADDR) |
#define bfin_read_DMA6_CURR_DESC_PTR | ( | ) | bfin_read32(DMA6_CURR_DESC_PTR) |
#define bfin_read_DMA6_CURR_X_COUNT | ( | ) | bfin_read16(DMA6_CURR_X_COUNT) |
#define bfin_read_DMA6_CURR_Y_COUNT | ( | ) | bfin_read16(DMA6_CURR_Y_COUNT) |
#define bfin_read_DMA6_IRQ_STATUS | ( | ) | bfin_read16(DMA6_IRQ_STATUS) |
#define bfin_read_DMA6_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA6_NEXT_DESC_PTR) |
#define bfin_read_DMA6_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA6_PERIPHERAL_MAP) |
#define bfin_read_DMA6_START_ADDR | ( | ) | bfin_read32(DMA6_START_ADDR) |
#define bfin_read_DMA6_X_COUNT | ( | ) | bfin_read16(DMA6_X_COUNT) |
#define bfin_read_DMA6_X_MODIFY | ( | ) | bfin_read16(DMA6_X_MODIFY) |
#define bfin_read_DMA6_Y_COUNT | ( | ) | bfin_read16(DMA6_Y_COUNT) |
#define bfin_read_DMA6_Y_MODIFY | ( | ) | bfin_read16(DMA6_Y_MODIFY) |
#define bfin_read_DMA7_CONFIG | ( | ) | bfin_read16(DMA7_CONFIG) |
#define bfin_read_DMA7_CURR_ADDR | ( | ) | bfin_read32(DMA7_CURR_ADDR) |
#define bfin_read_DMA7_CURR_DESC_PTR | ( | ) | bfin_read32(DMA7_CURR_DESC_PTR) |
#define bfin_read_DMA7_CURR_X_COUNT | ( | ) | bfin_read16(DMA7_CURR_X_COUNT) |
#define bfin_read_DMA7_CURR_Y_COUNT | ( | ) | bfin_read16(DMA7_CURR_Y_COUNT) |
#define bfin_read_DMA7_IRQ_STATUS | ( | ) | bfin_read16(DMA7_IRQ_STATUS) |
#define bfin_read_DMA7_NEXT_DESC_PTR | ( | ) | bfin_read32(DMA7_NEXT_DESC_PTR) |
#define bfin_read_DMA7_PERIPHERAL_MAP | ( | ) | bfin_read16(DMA7_PERIPHERAL_MAP) |
#define bfin_read_DMA7_START_ADDR | ( | ) | bfin_read32(DMA7_START_ADDR) |
#define bfin_read_DMA7_X_COUNT | ( | ) | bfin_read16(DMA7_X_COUNT) |
#define bfin_read_DMA7_X_MODIFY | ( | ) | bfin_read16(DMA7_X_MODIFY) |
#define bfin_read_DMA7_Y_COUNT | ( | ) | bfin_read16(DMA7_Y_COUNT) |
#define bfin_read_DMA7_Y_MODIFY | ( | ) | bfin_read16(DMA7_Y_MODIFY) |
#define bfin_read_DMA_TC_CNT | ( | ) | bfin_read16(DMA_TC_CNT) |
#define bfin_read_DMA_TC_PER | ( | ) | bfin_read16(DMA_TC_PER) |
#define bfin_read_DMAFLX0_CURXCOUNT | ( | ) | bfin_read16(DMAFLX0_CURXCOUNT) |
#define bfin_read_DMAFLX0_CURYCOUNT | ( | ) | bfin_read16(DMAFLX0_CURYCOUNT) |
#define bfin_read_DMAFLX0_DMACNFG | ( | ) | bfin_read16(DMAFLX0_DMACNFG) |
#define bfin_read_DMAFLX0_IRQSTAT | ( | ) | bfin_read16(DMAFLX0_IRQSTAT) |
#define bfin_read_DMAFLX0_PMAP | ( | ) | bfin_read16(DMAFLX0_PMAP) |
#define bfin_read_DMAFLX0_XCOUNT | ( | ) | bfin_read16(DMAFLX0_XCOUNT) |
#define bfin_read_DMAFLX0_XMODIFY | ( | ) | bfin_read16(DMAFLX0_XMODIFY) |
#define bfin_read_DMAFLX0_YCOUNT | ( | ) | bfin_read16(DMAFLX0_YCOUNT) |
#define bfin_read_DMAFLX0_YMODIFY | ( | ) | bfin_read16(DMAFLX0_YMODIFY) |
#define bfin_read_DMAFLX1_CURXCOUNT | ( | ) | bfin_read16(DMAFLX1_CURXCOUNT) |
#define bfin_read_DMAFLX1_CURYCOUNT | ( | ) | bfin_read16(DMAFLX1_CURYCOUNT) |
#define bfin_read_DMAFLX1_DMACNFG | ( | ) | bfin_read16(DMAFLX1_DMACNFG) |
#define bfin_read_DMAFLX1_IRQSTAT | ( | ) | bfin_read16(DMAFLX1_IRQSTAT) |
#define bfin_read_DMAFLX1_PMAP | ( | ) | bfin_read16(DMAFLX1_PMAP) |
#define bfin_read_DMAFLX1_XCOUNT | ( | ) | bfin_read16(DMAFLX1_XCOUNT) |
#define bfin_read_DMAFLX1_XMODIFY | ( | ) | bfin_read16(DMAFLX1_XMODIFY) |
#define bfin_read_DMAFLX1_YCOUNT | ( | ) | bfin_read16(DMAFLX1_YCOUNT) |
#define bfin_read_DMAFLX1_YMODIFY | ( | ) | bfin_read16(DMAFLX1_YMODIFY) |
#define bfin_read_DMAFLX2_CURXCOUNT | ( | ) | bfin_read16(DMAFLX2_CURXCOUNT) |
#define bfin_read_DMAFLX2_CURYCOUNT | ( | ) | bfin_read16(DMAFLX2_CURYCOUNT) |
#define bfin_read_DMAFLX2_DMACNFG | ( | ) | bfin_read16(DMAFLX2_DMACNFG) |
#define bfin_read_DMAFLX2_IRQSTAT | ( | ) | bfin_read16(DMAFLX2_IRQSTAT) |
#define bfin_read_DMAFLX2_PMAP | ( | ) | bfin_read16(DMAFLX2_PMAP) |
#define bfin_read_DMAFLX2_XCOUNT | ( | ) | bfin_read16(DMAFLX2_XCOUNT) |
#define bfin_read_DMAFLX2_XMODIFY | ( | ) | bfin_read16(DMAFLX2_XMODIFY) |
#define bfin_read_DMAFLX2_YCOUNT | ( | ) | bfin_read16(DMAFLX2_YCOUNT) |
#define bfin_read_DMAFLX2_YMODIFY | ( | ) | bfin_read16(DMAFLX2_YMODIFY) |
#define bfin_read_DMAFLX3_CURXCOUNT | ( | ) | bfin_read16(DMAFLX3_CURXCOUNT) |
#define bfin_read_DMAFLX3_CURYCOUNT | ( | ) | bfin_read16(DMAFLX3_CURYCOUNT) |
#define bfin_read_DMAFLX3_DMACNFG | ( | ) | bfin_read16(DMAFLX3_DMACNFG) |
#define bfin_read_DMAFLX3_IRQSTAT | ( | ) | bfin_read16(DMAFLX3_IRQSTAT) |
#define bfin_read_DMAFLX3_PMAP | ( | ) | bfin_read16(DMAFLX3_PMAP) |
#define bfin_read_DMAFLX3_XCOUNT | ( | ) | bfin_read16(DMAFLX3_XCOUNT) |
#define bfin_read_DMAFLX3_XMODIFY | ( | ) | bfin_read16(DMAFLX3_XMODIFY) |
#define bfin_read_DMAFLX3_YCOUNT | ( | ) | bfin_read16(DMAFLX3_YCOUNT) |
#define bfin_read_DMAFLX3_YMODIFY | ( | ) | bfin_read16(DMAFLX3_YMODIFY) |
#define bfin_read_DMAFLX4_CURXCOUNT | ( | ) | bfin_read16(DMAFLX4_CURXCOUNT) |
#define bfin_read_DMAFLX4_CURYCOUNT | ( | ) | bfin_read16(DMAFLX4_CURYCOUNT) |
#define bfin_read_DMAFLX4_DMACNFG | ( | ) | bfin_read16(DMAFLX4_DMACNFG) |
#define bfin_read_DMAFLX4_IRQSTAT | ( | ) | bfin_read16(DMAFLX4_IRQSTAT) |
#define bfin_read_DMAFLX4_PMAP | ( | ) | bfin_read16(DMAFLX4_PMAP) |
#define bfin_read_DMAFLX4_XCOUNT | ( | ) | bfin_read16(DMAFLX4_XCOUNT) |
#define bfin_read_DMAFLX4_XMODIFY | ( | ) | bfin_read16(DMAFLX4_XMODIFY) |
#define bfin_read_DMAFLX4_YCOUNT | ( | ) | bfin_read16(DMAFLX4_YCOUNT) |
#define bfin_read_DMAFLX4_YMODIFY | ( | ) | bfin_read16(DMAFLX4_YMODIFY) |
#define bfin_read_DMAFLX5_CURXCOUNT | ( | ) | bfin_read16(DMAFLX5_CURXCOUNT) |
#define bfin_read_DMAFLX5_CURYCOUNT | ( | ) | bfin_read16(DMAFLX5_CURYCOUNT) |
#define bfin_read_DMAFLX5_DMACNFG | ( | ) | bfin_read16(DMAFLX5_DMACNFG) |
#define bfin_read_DMAFLX5_IRQSTAT | ( | ) | bfin_read16(DMAFLX5_IRQSTAT) |
#define bfin_read_DMAFLX5_PMAP | ( | ) | bfin_read16(DMAFLX5_PMAP) |
#define bfin_read_DMAFLX5_XCOUNT | ( | ) | bfin_read16(DMAFLX5_XCOUNT) |
#define bfin_read_DMAFLX5_XMODIFY | ( | ) | bfin_read16(DMAFLX5_XMODIFY) |
#define bfin_read_DMAFLX5_YCOUNT | ( | ) | bfin_read16(DMAFLX5_YCOUNT) |
#define bfin_read_DMAFLX5_YMODIFY | ( | ) | bfin_read16(DMAFLX5_YMODIFY) |
#define bfin_read_DMAFLX6_CURXCOUNT | ( | ) | bfin_read16(DMAFLX6_CURXCOUNT) |
#define bfin_read_DMAFLX6_CURYCOUNT | ( | ) | bfin_read16(DMAFLX6_CURYCOUNT) |
#define bfin_read_DMAFLX6_DMACNFG | ( | ) | bfin_read16(DMAFLX6_DMACNFG) |
#define bfin_read_DMAFLX6_IRQSTAT | ( | ) | bfin_read16(DMAFLX6_IRQSTAT) |
#define bfin_read_DMAFLX6_PMAP | ( | ) | bfin_read16(DMAFLX6_PMAP) |
#define bfin_read_DMAFLX6_XCOUNT | ( | ) | bfin_read16(DMAFLX6_XCOUNT) |
#define bfin_read_DMAFLX6_XMODIFY | ( | ) | bfin_read16(DMAFLX6_XMODIFY) |
#define bfin_read_DMAFLX6_YCOUNT | ( | ) | bfin_read16(DMAFLX6_YCOUNT) |
#define bfin_read_DMAFLX6_YMODIFY | ( | ) | bfin_read16(DMAFLX6_YMODIFY) |
#define bfin_read_DMAFLX7_CURXCOUNT | ( | ) | bfin_read16(DMAFLX7_CURXCOUNT) |
#define bfin_read_DMAFLX7_CURYCOUNT | ( | ) | bfin_read16(DMAFLX7_CURYCOUNT) |
#define bfin_read_DMAFLX7_DMACNFG | ( | ) | bfin_read16(DMAFLX7_DMACNFG) |
#define bfin_read_DMAFLX7_IRQSTAT | ( | ) | bfin_read16(DMAFLX7_IRQSTAT) |
#define bfin_read_DMAFLX7_PMAP | ( | ) | bfin_read16(DMAFLX7_PMAP) |
#define bfin_read_DMAFLX7_XCOUNT | ( | ) | bfin_read16(DMAFLX7_XCOUNT) |
#define bfin_read_DMAFLX7_XMODIFY | ( | ) | bfin_read16(DMAFLX7_XMODIFY) |
#define bfin_read_DMAFLX7_YCOUNT | ( | ) | bfin_read16(DMAFLX7_YCOUNT) |
#define bfin_read_DMAFLX7_YMODIFY | ( | ) | bfin_read16(DMAFLX7_YMODIFY) |
#define bfin_read_DMEM_CONTROL | ( | ) | bfin_read32(DMEM_CONTROL) |
#define bfin_read_DSPID | ( | ) | bfin_read32(DSPID) |
#define bfin_read_DTECOMMAND | ( | ) | bfin_read32(DTECOMMAND) |
#define bfin_read_DTEDATA0 | ( | ) | bfin_read32(DTEDATA0) |
#define bfin_read_DTEDATA1 | ( | ) | bfin_read32(DTEDATA1) |
#define bfin_read_EBIU_AMBCTL0 | ( | ) | bfin_read32(EBIU_AMBCTL0) |
#define bfin_read_EBIU_AMBCTL1 | ( | ) | bfin_read32(EBIU_AMBCTL1) |
#define bfin_read_EBIU_AMGCTL | ( | ) | bfin_read16(EBIU_AMGCTL) |
#define bfin_read_EBIU_SDBCTL | ( | ) | bfin_read16(EBIU_SDBCTL) |
#define bfin_read_EBIU_SDGCTL | ( | ) | bfin_read32(EBIU_SDGCTL) |
#define bfin_read_EBIU_SDRRC | ( | ) | bfin_read16(EBIU_SDRRC) |
#define bfin_read_EBIU_SDSTAT | ( | ) | bfin_read16(EBIU_SDSTAT) |
#define bfin_read_EVT0 | ( | ) | bfin_readPTR(EVT0) |
#define bfin_read_EVT1 | ( | ) | bfin_readPTR(EVT1) |
#define bfin_read_EVT10 | ( | ) | bfin_readPTR(EVT10) |
#define bfin_read_EVT11 | ( | ) | bfin_readPTR(EVT11) |
#define bfin_read_EVT12 | ( | ) | bfin_readPTR(EVT12) |
#define bfin_read_EVT13 | ( | ) | bfin_readPTR(EVT13) |
#define bfin_read_EVT14 | ( | ) | bfin_readPTR(EVT14) |
#define bfin_read_EVT15 | ( | ) | bfin_readPTR(EVT15) |
#define bfin_read_EVT2 | ( | ) | bfin_readPTR(EVT2) |
#define bfin_read_EVT3 | ( | ) | bfin_readPTR(EVT3) |
#define bfin_read_EVT4 | ( | ) | bfin_readPTR(EVT4) |
#define bfin_read_EVT5 | ( | ) | bfin_readPTR(EVT5) |
#define bfin_read_EVT6 | ( | ) | bfin_readPTR(EVT6) |
#define bfin_read_EVT7 | ( | ) | bfin_readPTR(EVT7) |
#define bfin_read_EVT8 | ( | ) | bfin_readPTR(EVT8) |
#define bfin_read_EVT9 | ( | ) | bfin_readPTR(EVT9) |
#define bfin_read_EVT_OVERRIDE | ( | ) | bfin_read32(EVT_OVERRIDE) |
#define bfin_read_FIO_BOTH | ( | ) | bfin_read16(FIO_BOTH) |
#define bfin_read_FIO_DIR | ( | ) | bfin_read16(FIO_DIR) |
#define bfin_read_FIO_EDGE | ( | ) | bfin_read16(FIO_EDGE) |
#define bfin_read_FIO_FLAG_C | ( | ) | bfin_read16(FIO_FLAG_C) |
#define bfin_read_FIO_FLAG_D | ( | ) | bfin_read16(FIO_FLAG_D) |
#define bfin_read_FIO_FLAG_S | ( | ) | bfin_read16(FIO_FLAG_S) |
#define bfin_read_FIO_FLAG_T | ( | ) | bfin_read16(FIO_FLAG_T) |
#define bfin_read_FIO_INEN | ( | ) | bfin_read16(FIO_INEN) |
#define bfin_read_FIO_MASKA_C | ( | ) | bfin_read16(FIO_MASKA_C) |
#define bfin_read_FIO_MASKA_D | ( | ) | bfin_read16(FIO_MASKA_D) |
#define bfin_read_FIO_MASKA_S | ( | ) | bfin_read16(FIO_MASKA_S) |
#define bfin_read_FIO_MASKA_T | ( | ) | bfin_read16(FIO_MASKA_T) |
#define bfin_read_FIO_MASKB_C | ( | ) | bfin_read16(FIO_MASKB_C) |
#define bfin_read_FIO_MASKB_D | ( | ) | bfin_read16(FIO_MASKB_D) |
#define bfin_read_FIO_MASKB_S | ( | ) | bfin_read16(FIO_MASKB_S) |
#define bfin_read_FIO_MASKB_T | ( | ) | bfin_read16(FIO_MASKB_T) |
#define bfin_read_FIO_POLAR | ( | ) | bfin_read16(FIO_POLAR) |
#define bfin_read_ICPLB_ADDR0 | ( | ) | bfin_readPTR(ICPLB_ADDR0) |
#define bfin_read_ICPLB_ADDR1 | ( | ) | bfin_readPTR(ICPLB_ADDR1) |
#define bfin_read_ICPLB_ADDR10 | ( | ) | bfin_readPTR(ICPLB_ADDR10) |
#define bfin_read_ICPLB_ADDR11 | ( | ) | bfin_readPTR(ICPLB_ADDR11) |
#define bfin_read_ICPLB_ADDR12 | ( | ) | bfin_readPTR(ICPLB_ADDR12) |
#define bfin_read_ICPLB_ADDR13 | ( | ) | bfin_readPTR(ICPLB_ADDR13) |
#define bfin_read_ICPLB_ADDR14 | ( | ) | bfin_readPTR(ICPLB_ADDR14) |
#define bfin_read_ICPLB_ADDR15 | ( | ) | bfin_readPTR(ICPLB_ADDR15) |
#define bfin_read_ICPLB_ADDR2 | ( | ) | bfin_readPTR(ICPLB_ADDR2) |
#define bfin_read_ICPLB_ADDR3 | ( | ) | bfin_readPTR(ICPLB_ADDR3) |
#define bfin_read_ICPLB_ADDR4 | ( | ) | bfin_readPTR(ICPLB_ADDR4) |
#define bfin_read_ICPLB_ADDR5 | ( | ) | bfin_readPTR(ICPLB_ADDR5) |
#define bfin_read_ICPLB_ADDR6 | ( | ) | bfin_readPTR(ICPLB_ADDR6) |
#define bfin_read_ICPLB_ADDR7 | ( | ) | bfin_readPTR(ICPLB_ADDR7) |
#define bfin_read_ICPLB_ADDR8 | ( | ) | bfin_readPTR(ICPLB_ADDR8) |
#define bfin_read_ICPLB_ADDR9 | ( | ) | bfin_readPTR(ICPLB_ADDR9) |
#define bfin_read_ICPLB_DATA0 | ( | ) | bfin_read32(ICPLB_DATA0) |
#define bfin_read_ICPLB_DATA1 | ( | ) | bfin_read32(ICPLB_DATA1) |
#define bfin_read_ICPLB_DATA10 | ( | ) | bfin_read32(ICPLB_DATA10) |
#define bfin_read_ICPLB_DATA11 | ( | ) | bfin_read32(ICPLB_DATA11) |
#define bfin_read_ICPLB_DATA12 | ( | ) | bfin_read32(ICPLB_DATA12) |
#define bfin_read_ICPLB_DATA13 | ( | ) | bfin_read32(ICPLB_DATA13) |
#define bfin_read_ICPLB_DATA14 | ( | ) | bfin_read32(ICPLB_DATA14) |
#define bfin_read_ICPLB_DATA15 | ( | ) | bfin_read32(ICPLB_DATA15) |
#define bfin_read_ICPLB_DATA2 | ( | ) | bfin_read32(ICPLB_DATA2) |
#define bfin_read_ICPLB_DATA3 | ( | ) | bfin_read32(ICPLB_DATA3) |
#define bfin_read_ICPLB_DATA4 | ( | ) | bfin_read32(ICPLB_DATA4) |
#define bfin_read_ICPLB_DATA5 | ( | ) | bfin_read32(ICPLB_DATA5) |
#define bfin_read_ICPLB_DATA6 | ( | ) | bfin_read32(ICPLB_DATA6) |
#define bfin_read_ICPLB_DATA7 | ( | ) | bfin_read32(ICPLB_DATA7) |
#define bfin_read_ICPLB_DATA8 | ( | ) | bfin_read32(ICPLB_DATA8) |
#define bfin_read_ICPLB_DATA9 | ( | ) | bfin_read32(ICPLB_DATA9) |
#define bfin_read_ICPLB_FAULT_ADDR | ( | ) | bfin_read32(ICPLB_FAULT_ADDR) |
#define bfin_read_ICPLB_FAULT_STATUS | ( | ) | bfin_read32(ICPLB_FAULT_STATUS) |
#define bfin_read_ILAT | ( | ) | bfin_read32(ILAT) |
#define bfin_read_IMASK | ( | ) | bfin_read32(IMASK) |
#define bfin_read_IMEM_CONTROL | ( | ) | bfin_read32(IMEM_CONTROL) |
#define bfin_read_IPEND | ( | ) | bfin_read32(IPEND) |
#define bfin_read_IPRIO | ( | ) | bfin_read32(IPRIO) |
#define bfin_read_ITECOMMAND | ( | ) | bfin_read32(ITECOMMAND) |
#define bfin_read_ITEDATA0 | ( | ) | bfin_read32(ITEDATA0) |
#define bfin_read_ITEDATA1 | ( | ) | bfin_read32(ITEDATA1) |
#define bfin_read_MDMA_D0_CONFIG | ( | ) | bfin_read16(MDMA_D0_CONFIG) |
#define bfin_read_MDMA_D0_CURR_ADDR | ( | ) | bfin_read32(MDMA_D0_CURR_ADDR) |
#define bfin_read_MDMA_D0_CURR_DESC_PTR | ( | ) | bfin_read32(MDMA_D0_CURR_DESC_PTR) |
#define bfin_read_MDMA_D0_CURR_X_COUNT | ( | ) | bfin_read16(MDMA_D0_CURR_X_COUNT) |
#define bfin_read_MDMA_D0_CURR_Y_COUNT | ( | ) | bfin_read16(MDMA_D0_CURR_Y_COUNT) |
#define bfin_read_MDMA_D0_IRQ_STATUS | ( | ) | bfin_read16(MDMA_D0_IRQ_STATUS) |
#define bfin_read_MDMA_D0_NEXT_DESC_PTR | ( | ) | bfin_read32(MDMA_D0_NEXT_DESC_PTR) |
#define bfin_read_MDMA_D0_PERIPHERAL_MAP | ( | ) | bfin_read16(MDMA_D0_PERIPHERAL_MAP) |
#define bfin_read_MDMA_D0_START_ADDR | ( | ) | bfin_read32(MDMA_D0_START_ADDR) |
#define bfin_read_MDMA_D0_X_COUNT | ( | ) | bfin_read16(MDMA_D0_X_COUNT) |
#define bfin_read_MDMA_D0_X_MODIFY | ( | ) | bfin_read16(MDMA_D0_X_MODIFY) |
#define bfin_read_MDMA_D0_Y_COUNT | ( | ) | bfin_read16(MDMA_D0_Y_COUNT) |
#define bfin_read_MDMA_D0_Y_MODIFY | ( | ) | bfin_read16(MDMA_D0_Y_MODIFY) |
#define bfin_read_MDMA_D1_CONFIG | ( | ) | bfin_read16(MDMA_D1_CONFIG) |
#define bfin_read_MDMA_D1_CURR_ADDR | ( | ) | bfin_read32(MDMA_D1_CURR_ADDR) |
#define bfin_read_MDMA_D1_CURR_DESC_PTR | ( | ) | bfin_read32(MDMA_D1_CURR_DESC_PTR) |
#define bfin_read_MDMA_D1_CURR_X_COUNT | ( | ) | bfin_read16(MDMA_D1_CURR_X_COUNT) |
#define bfin_read_MDMA_D1_CURR_Y_COUNT | ( | ) | bfin_read16(MDMA_D1_CURR_Y_COUNT) |
#define bfin_read_MDMA_D1_IRQ_STATUS | ( | ) | bfin_read16(MDMA_D1_IRQ_STATUS) |
#define bfin_read_MDMA_D1_NEXT_DESC_PTR | ( | ) | bfin_read32(MDMA_D1_NEXT_DESC_PTR) |
#define bfin_read_MDMA_D1_PERIPHERAL_MAP | ( | ) | bfin_read16(MDMA_D1_PERIPHERAL_MAP) |
#define bfin_read_MDMA_D1_START_ADDR | ( | ) | bfin_read32(MDMA_D1_START_ADDR) |
#define bfin_read_MDMA_D1_X_COUNT | ( | ) | bfin_read16(MDMA_D1_X_COUNT) |
#define bfin_read_MDMA_D1_X_MODIFY | ( | ) | bfin_read16(MDMA_D1_X_MODIFY) |
#define bfin_read_MDMA_D1_Y_COUNT | ( | ) | bfin_read16(MDMA_D1_Y_COUNT) |
#define bfin_read_MDMA_D1_Y_MODIFY | ( | ) | bfin_read16(MDMA_D1_Y_MODIFY) |
#define bfin_read_MDMA_S0_CONFIG | ( | ) | bfin_read16(MDMA_S0_CONFIG) |
#define bfin_read_MDMA_S0_CURR_ADDR | ( | ) | bfin_read32(MDMA_S0_CURR_ADDR) |
#define bfin_read_MDMA_S0_CURR_DESC_PTR | ( | ) | bfin_read32(MDMA_S0_CURR_DESC_PTR) |
#define bfin_read_MDMA_S0_CURR_X_COUNT | ( | ) | bfin_read16(MDMA_S0_CURR_X_COUNT) |
#define bfin_read_MDMA_S0_CURR_Y_COUNT | ( | ) | bfin_read16(MDMA_S0_CURR_Y_COUNT) |
#define bfin_read_MDMA_S0_IRQ_STATUS | ( | ) | bfin_read16(MDMA_S0_IRQ_STATUS) |
#define bfin_read_MDMA_S0_NEXT_DESC_PTR | ( | ) | bfin_read32(MDMA_S0_NEXT_DESC_PTR) |
#define bfin_read_MDMA_S0_PERIPHERAL_MAP | ( | ) | bfin_read16(MDMA_S0_PERIPHERAL_MAP) |
#define bfin_read_MDMA_S0_START_ADDR | ( | ) | bfin_read32(MDMA_S0_START_ADDR) |
#define bfin_read_MDMA_S0_X_COUNT | ( | ) | bfin_read16(MDMA_S0_X_COUNT) |
#define bfin_read_MDMA_S0_X_MODIFY | ( | ) | bfin_read16(MDMA_S0_X_MODIFY) |
#define bfin_read_MDMA_S0_Y_COUNT | ( | ) | bfin_read16(MDMA_S0_Y_COUNT) |
#define bfin_read_MDMA_S0_Y_MODIFY | ( | ) | bfin_read16(MDMA_S0_Y_MODIFY) |
#define bfin_read_MDMA_S1_CONFIG | ( | ) | bfin_read16(MDMA_S1_CONFIG) |
#define bfin_read_MDMA_S1_CURR_ADDR | ( | ) | bfin_read32(MDMA_S1_CURR_ADDR) |
#define bfin_read_MDMA_S1_CURR_DESC_PTR | ( | ) | bfin_read32(MDMA_S1_CURR_DESC_PTR) |
#define bfin_read_MDMA_S1_CURR_X_COUNT | ( | ) | bfin_read16(MDMA_S1_CURR_X_COUNT) |
#define bfin_read_MDMA_S1_CURR_Y_COUNT | ( | ) | bfin_read16(MDMA_S1_CURR_Y_COUNT) |
#define bfin_read_MDMA_S1_IRQ_STATUS | ( | ) | bfin_read16(MDMA_S1_IRQ_STATUS) |
#define bfin_read_MDMA_S1_NEXT_DESC_PTR | ( | ) | bfin_read32(MDMA_S1_NEXT_DESC_PTR) |
#define bfin_read_MDMA_S1_PERIPHERAL_MAP | ( | ) | bfin_read16(MDMA_S1_PERIPHERAL_MAP) |
#define bfin_read_MDMA_S1_START_ADDR | ( | ) | bfin_read32(MDMA_S1_START_ADDR) |
#define bfin_read_MDMA_S1_X_COUNT | ( | ) | bfin_read16(MDMA_S1_X_COUNT) |
#define bfin_read_MDMA_S1_X_MODIFY | ( | ) | bfin_read16(MDMA_S1_X_MODIFY) |
#define bfin_read_MDMA_S1_Y_COUNT | ( | ) | bfin_read16(MDMA_S1_Y_COUNT) |
#define bfin_read_MDMA_S1_Y_MODIFY | ( | ) | bfin_read16(MDMA_S1_Y_MODIFY) |
#define bfin_read_MDMAFLX0_CURXCOUNT_D | ( | ) | bfin_read16(MDMAFLX0_CURXCOUNT_D) |
#define bfin_read_MDMAFLX0_CURXCOUNT_S | ( | ) | bfin_read16(MDMAFLX0_CURXCOUNT_S) |
#define bfin_read_MDMAFLX0_CURYCOUNT_D | ( | ) | bfin_read16(MDMAFLX0_CURYCOUNT_D) |
#define bfin_read_MDMAFLX0_CURYCOUNT_S | ( | ) | bfin_read16(MDMAFLX0_CURYCOUNT_S) |
#define bfin_read_MDMAFLX0_DMACNFG_D | ( | ) | bfin_read16(MDMAFLX0_DMACNFG_D) |
#define bfin_read_MDMAFLX0_DMACNFG_S | ( | ) | bfin_read16(MDMAFLX0_DMACNFG_S) |
#define bfin_read_MDMAFLX0_IRQSTAT_D | ( | ) | bfin_read16(MDMAFLX0_IRQSTAT_D) |
#define bfin_read_MDMAFLX0_IRQSTAT_S | ( | ) | bfin_read16(MDMAFLX0_IRQSTAT_S) |
#define bfin_read_MDMAFLX0_PMAP_D | ( | ) | bfin_read16(MDMAFLX0_PMAP_D) |
#define bfin_read_MDMAFLX0_PMAP_S | ( | ) | bfin_read16(MDMAFLX0_PMAP_S) |
#define bfin_read_MDMAFLX0_XCOUNT_D | ( | ) | bfin_read16(MDMAFLX0_XCOUNT_D) |
#define bfin_read_MDMAFLX0_XCOUNT_S | ( | ) | bfin_read16(MDMAFLX0_XCOUNT_S) |
#define bfin_read_MDMAFLX0_XMODIFY_D | ( | ) | bfin_read16(MDMAFLX0_XMODIFY_D) |
#define bfin_read_MDMAFLX0_XMODIFY_S | ( | ) | bfin_read16(MDMAFLX0_XMODIFY_S) |
#define bfin_read_MDMAFLX0_YCOUNT_D | ( | ) | bfin_read16(MDMAFLX0_YCOUNT_D) |
#define bfin_read_MDMAFLX0_YCOUNT_S | ( | ) | bfin_read16(MDMAFLX0_YCOUNT_S) |
#define bfin_read_MDMAFLX0_YMODIFY_D | ( | ) | bfin_read16(MDMAFLX0_YMODIFY_D) |
#define bfin_read_MDMAFLX0_YMODIFY_S | ( | ) | bfin_read16(MDMAFLX0_YMODIFY_S) |
#define bfin_read_MDMAFLX1_CURXCOUNT_D | ( | ) | bfin_read16(MDMAFLX1_CURXCOUNT_D) |
#define bfin_read_MDMAFLX1_CURXCOUNT_S | ( | ) | bfin_read16(MDMAFLX1_CURXCOUNT_S) |
#define bfin_read_MDMAFLX1_CURYCOUNT_D | ( | ) | bfin_read16(MDMAFLX1_CURYCOUNT_D) |
#define bfin_read_MDMAFLX1_CURYCOUNT_S | ( | ) | bfin_read16(MDMAFLX1_CURYCOUNT_S) |
#define bfin_read_MDMAFLX1_DMACNFG_D | ( | ) | bfin_read16(MDMAFLX1_DMACNFG_D) |
#define bfin_read_MDMAFLX1_DMACNFG_S | ( | ) | bfin_read16(MDMAFLX1_DMACNFG_S) |
#define bfin_read_MDMAFLX1_IRQSTAT_D | ( | ) | bfin_read16(MDMAFLX1_IRQSTAT_D) |
#define bfin_read_MDMAFLX1_IRQSTAT_S | ( | ) | bfin_read16(MDMAFLX1_IRQSTAT_S) |
#define bfin_read_MDMAFLX1_PMAP_D | ( | ) | bfin_read16(MDMAFLX1_PMAP_D) |
#define bfin_read_MDMAFLX1_PMAP_S | ( | ) | bfin_read16(MDMAFLX1_PMAP_S) |
#define bfin_read_MDMAFLX1_XCOUNT_D | ( | ) | bfin_read16(MDMAFLX1_XCOUNT_D) |
#define bfin_read_MDMAFLX1_XCOUNT_S | ( | ) | bfin_read16(MDMAFLX1_XCOUNT_S) |
#define bfin_read_MDMAFLX1_XMODIFY_D | ( | ) | bfin_read16(MDMAFLX1_XMODIFY_D) |
#define bfin_read_MDMAFLX1_XMODIFY_S | ( | ) | bfin_read16(MDMAFLX1_XMODIFY_S) |
#define bfin_read_MDMAFLX1_YCOUNT_D | ( | ) | bfin_read16(MDMAFLX1_YCOUNT_D) |
#define bfin_read_MDMAFLX1_YCOUNT_S | ( | ) | bfin_read16(MDMAFLX1_YCOUNT_S) |
#define bfin_read_MDMAFLX1_YMODIFY_D | ( | ) | bfin_read16(MDMAFLX1_YMODIFY_D) |
#define bfin_read_MDMAFLX1_YMODIFY_S | ( | ) | bfin_read16(MDMAFLX1_YMODIFY_S) |
#define bfin_read_PFCNTR0 | ( | ) | bfin_read32(PFCNTR0) |
#define bfin_read_PFCNTR1 | ( | ) | bfin_read32(PFCNTR1) |
#define bfin_read_PFCTL | ( | ) | bfin_read32(PFCTL) |
#define bfin_read_PLL_CTL | ( | ) | bfin_read16(PLL_CTL) |
#define bfin_read_PLL_DIV | ( | ) | bfin_read16(PLL_DIV) |
#define bfin_read_PLL_LOCKCNT | ( | ) | bfin_read16(PLL_LOCKCNT) |
#define bfin_read_PLL_STAT | ( | ) | bfin_read16(PLL_STAT) |
#define bfin_read_PPI_CONTROL | ( | ) | bfin_read16(PPI_CONTROL) |
#define bfin_read_PPI_COUNT | ( | ) | bfin_read16(PPI_COUNT) |
#define bfin_read_PPI_DELAY | ( | ) | bfin_read16(PPI_DELAY) |
#define bfin_read_PPI_FRAME | ( | ) | bfin_read16(PPI_FRAME) |
#define bfin_read_PPI_STATUS | ( | ) | bfin_read16(PPI_STATUS) |
#define bfin_read_RTC_ALARM | ( | ) | bfin_read32(RTC_ALARM) |
#define bfin_read_RTC_ICTL | ( | ) | bfin_read16(RTC_ICTL) |
#define bfin_read_RTC_ISTAT | ( | ) | bfin_read16(RTC_ISTAT) |
#define bfin_read_RTC_PREN | ( | ) | bfin_read16(RTC_PREN) |
#define bfin_read_RTC_STAT | ( | ) | bfin_read32(RTC_STAT) |
#define bfin_read_RTC_SWCNT | ( | ) | bfin_read16(RTC_SWCNT) |
#define bfin_read_SIC_IAR0 | ( | ) | bfin_read32(SIC_IAR0) |
#define bfin_read_SIC_IAR1 | ( | ) | bfin_read32(SIC_IAR1) |
#define bfin_read_SIC_IAR2 | ( | ) | bfin_read32(SIC_IAR2) |
#define bfin_read_SIC_IAR3 | ( | ) | bfin_read32(SIC_IAR3) |
#define bfin_read_SIC_IMASK | ( | ) | bfin_read32(SIC_IMASK) |
#define bfin_read_SIC_ISR | ( | ) | bfin_read32(SIC_ISR) |
#define bfin_read_SIC_IWR | ( | ) | bfin_read32(SIC_IWR) |
#define bfin_read_SIC_RVECT | ( | ) | bfin_read16(SIC_RVECT) |
#define bfin_read_SPI_BAUD | ( | ) | bfin_read16(SPI_BAUD) |
#define bfin_read_SPI_CTL | ( | ) | bfin_read16(SPI_CTL) |
#define bfin_read_SPI_FLG | ( | ) | bfin_read16(SPI_FLG) |
#define bfin_read_SPI_RDBR | ( | ) | bfin_read16(SPI_RDBR) |
#define bfin_read_SPI_SHADOW | ( | ) | bfin_read16(SPI_SHADOW) |
#define bfin_read_SPI_STAT | ( | ) | bfin_read16(SPI_STAT) |
#define bfin_read_SPI_TDBR | ( | ) | bfin_read16(SPI_TDBR) |
#define bfin_read_SPORT0_CHNL | ( | ) | bfin_read16(SPORT0_CHNL) |
#define bfin_read_SPORT0_MCMC1 | ( | ) | bfin_read16(SPORT0_MCMC1) |
#define bfin_read_SPORT0_MCMC2 | ( | ) | bfin_read16(SPORT0_MCMC2) |
#define bfin_read_SPORT0_RCLKDIV | ( | ) | bfin_read16(SPORT0_RCLKDIV) |
#define bfin_read_SPORT0_RCR1 | ( | ) | bfin_read16(SPORT0_RCR1) |
#define bfin_read_SPORT0_RCR2 | ( | ) | bfin_read16(SPORT0_RCR2) |
#define bfin_read_SPORT0_RFSDIV | ( | ) | bfin_read16(SPORT0_RFSDIV) |
#define bfin_read_SPORT0_RX | ( | ) | bfin_read32(SPORT0_RX) |
#define bfin_read_SPORT0_STAT | ( | ) | bfin_read16(SPORT0_STAT) |
#define bfin_read_SPORT0_TCLKDIV | ( | ) | bfin_read16(SPORT0_TCLKDIV) |
#define bfin_read_SPORT0_TCR1 | ( | ) | bfin_read16(SPORT0_TCR1) |
#define bfin_read_SPORT0_TCR2 | ( | ) | bfin_read16(SPORT0_TCR2) |
#define bfin_read_SPORT0_TFSDIV | ( | ) | bfin_read16(SPORT0_TFSDIV) |
#define bfin_read_SPORT0_TX | ( | ) | bfin_read32(SPORT0_TX) |
#define bfin_read_SPORT1_CHNL | ( | ) | bfin_read16(SPORT1_CHNL) |
#define bfin_read_SPORT1_MCMC1 | ( | ) | bfin_read16(SPORT1_MCMC1) |
#define bfin_read_SPORT1_MCMC2 | ( | ) | bfin_read16(SPORT1_MCMC2) |
#define bfin_read_SPORT1_RCLKDIV | ( | ) | bfin_read16(SPORT1_RCLKDIV) |
#define bfin_read_SPORT1_RCR1 | ( | ) | bfin_read16(SPORT1_RCR1) |
#define bfin_read_SPORT1_RCR2 | ( | ) | bfin_read16(SPORT1_RCR2) |
#define bfin_read_SPORT1_RFSDIV | ( | ) | bfin_read16(SPORT1_RFSDIV) |
#define bfin_read_SPORT1_RX | ( | ) | bfin_read32(SPORT1_RX) |
#define bfin_read_SPORT1_STAT | ( | ) | bfin_read16(SPORT1_STAT) |
#define bfin_read_SPORT1_TCLKDIV | ( | ) | bfin_read16(SPORT1_TCLKDIV) |
#define bfin_read_SPORT1_TCR1 | ( | ) | bfin_read16(SPORT1_TCR1) |
#define bfin_read_SPORT1_TCR2 | ( | ) | bfin_read16(SPORT1_TCR2) |
#define bfin_read_SPORT1_TFSDIV | ( | ) | bfin_read16(SPORT1_TFSDIV) |
#define bfin_read_SPORT1_TX | ( | ) | bfin_read32(SPORT1_TX) |
#define bfin_read_SPT0_CHNL | ( | ) | bfin_read16(SPT0_CHNL) |
#define bfin_read_SPT0_MCMC1 | ( | ) | bfin_read16(SPT0_MCMC1) |
#define bfin_read_SPT0_MCMC2 | ( | ) | bfin_read16(SPT0_MCMC2) |
#define bfin_read_SPT0_MRCS0 | ( | ) | bfin_read32(SPT0_MRCS0) |
#define bfin_read_SPT0_MRCS1 | ( | ) | bfin_read32(SPT0_MRCS1) |
#define bfin_read_SPT0_MRCS2 | ( | ) | bfin_read32(SPT0_MRCS2) |
#define bfin_read_SPT0_MRCS3 | ( | ) | bfin_read32(SPT0_MRCS3) |
#define bfin_read_SPT0_MTCS0 | ( | ) | bfin_read32(SPT0_MTCS0) |
#define bfin_read_SPT0_MTCS1 | ( | ) | bfin_read32(SPT0_MTCS1) |
#define bfin_read_SPT0_MTCS2 | ( | ) | bfin_read32(SPT0_MTCS2) |
#define bfin_read_SPT0_MTCS3 | ( | ) | bfin_read32(SPT0_MTCS3) |
#define bfin_read_SPT0_RFSDIV | ( | ) | bfin_read16(SPT0_RFSDIV) |
#define bfin_read_SPT0_RSCLKDIV | ( | ) | bfin_read16(SPT0_RSCLKDIV) |
#define bfin_read_SPT0_RX | ( | ) | bfin_read32(SPT0_RX) |
#define bfin_read_SPT0_RX_CONFIG0 | ( | ) | bfin_read16(SPT0_RX_CONFIG0) |
#define bfin_read_SPT0_RX_CONFIG1 | ( | ) | bfin_read16(SPT0_RX_CONFIG1) |
#define bfin_read_SPT0_STAT | ( | ) | bfin_read16(SPT0_STAT) |
#define bfin_read_SPT0_TFSDIV | ( | ) | bfin_read16(SPT0_TFSDIV) |
#define bfin_read_SPT0_TSCLKDIV | ( | ) | bfin_read16(SPT0_TSCLKDIV) |
#define bfin_read_SPT0_TX | ( | ) | bfin_read32(SPT0_TX) |
#define bfin_read_SPT0_TX_CONFIG0 | ( | ) | bfin_read16(SPT0_TX_CONFIG0) |
#define bfin_read_SPT0_TX_CONFIG1 | ( | ) | bfin_read16(SPT0_TX_CONFIG1) |
#define bfin_read_SPT1_CHNL | ( | ) | bfin_read16(SPT1_CHNL) |
#define bfin_read_SPT1_MCMC1 | ( | ) | bfin_read16(SPT1_MCMC1) |
#define bfin_read_SPT1_MCMC2 | ( | ) | bfin_read16(SPT1_MCMC2) |
#define bfin_read_SPT1_MRCS0 | ( | ) | bfin_read32(SPT1_MRCS0) |
#define bfin_read_SPT1_MRCS1 | ( | ) | bfin_read32(SPT1_MRCS1) |
#define bfin_read_SPT1_MRCS2 | ( | ) | bfin_read32(SPT1_MRCS2) |
#define bfin_read_SPT1_MRCS3 | ( | ) | bfin_read32(SPT1_MRCS3) |
#define bfin_read_SPT1_MTCS0 | ( | ) | bfin_read32(SPT1_MTCS0) |
#define bfin_read_SPT1_MTCS1 | ( | ) | bfin_read32(SPT1_MTCS1) |
#define bfin_read_SPT1_MTCS2 | ( | ) | bfin_read32(SPT1_MTCS2) |
#define bfin_read_SPT1_MTCS3 | ( | ) | bfin_read32(SPT1_MTCS3) |
#define bfin_read_SPT1_RFSDIV | ( | ) | bfin_read16(SPT1_RFSDIV) |
#define bfin_read_SPT1_RSCLKDIV | ( | ) | bfin_read16(SPT1_RSCLKDIV) |
#define bfin_read_SPT1_RX | ( | ) | bfin_read16(SPT1_RX) |
#define bfin_read_SPT1_RX_CONFIG0 | ( | ) | bfin_read16(SPT1_RX_CONFIG0) |
#define bfin_read_SPT1_RX_CONFIG1 | ( | ) | bfin_read16(SPT1_RX_CONFIG1) |
#define bfin_read_SPT1_STAT | ( | ) | bfin_read16(SPT1_STAT) |
#define bfin_read_SPT1_TFSDIV | ( | ) | bfin_read16(SPT1_TFSDIV) |
#define bfin_read_SPT1_TSCLKDIV | ( | ) | bfin_read16(SPT1_TSCLKDIV) |
#define bfin_read_SPT1_TX | ( | ) | bfin_read16(SPT1_TX) |
#define bfin_read_SPT1_TX_CONFIG0 | ( | ) | bfin_read16(SPT1_TX_CONFIG0) |
#define bfin_read_SPT1_TX_CONFIG1 | ( | ) | bfin_read16(SPT1_TX_CONFIG1) |
#define bfin_read_SRAM_BASE_ADDR | ( | ) | bfin_readPTR(SRAM_BASE_ADDR) |
#define bfin_read_SWRST | ( | ) | bfin_read32(SWRST) |
#define bfin_read_SYSCR | ( | ) | bfin_read32(SYSCR) |
#define bfin_read_TBUF | ( | ) | bfin_readPTR(TBUF) |
#define bfin_read_TBUFCTL | ( | ) | bfin_read32(TBUFCTL) |
#define bfin_read_TBUFSTAT | ( | ) | bfin_read32(TBUFSTAT) |
#define bfin_read_TCNTL | ( | ) | bfin_read32(TCNTL) |
#define bfin_read_TCOUNT | ( | ) | bfin_read32(TCOUNT) |
#define bfin_read_TIMER0_CONFIG | ( | ) | bfin_read16(TIMER0_CONFIG) |
#define bfin_read_TIMER0_COUNTER | ( | ) | bfin_read32(TIMER0_COUNTER) |
#define bfin_read_TIMER0_PERIOD | ( | ) | bfin_read32(TIMER0_PERIOD) |
#define bfin_read_TIMER0_WIDTH | ( | ) | bfin_read32(TIMER0_WIDTH) |
#define bfin_read_TIMER1_CONFIG | ( | ) | bfin_read16(TIMER1_CONFIG) |
#define bfin_read_TIMER1_COUNTER | ( | ) | bfin_read32(TIMER1_COUNTER) |
#define bfin_read_TIMER1_PERIOD | ( | ) | bfin_read32(TIMER1_PERIOD) |
#define bfin_read_TIMER1_WIDTH | ( | ) | bfin_read32(TIMER1_WIDTH) |
#define bfin_read_TIMER2_CONFIG | ( | ) | bfin_read16(TIMER2_CONFIG) |
#define bfin_read_TIMER2_COUNTER | ( | ) | bfin_read32(TIMER2_COUNTER) |
#define bfin_read_TIMER2_PERIOD | ( | ) | bfin_read32(TIMER2_PERIOD) |
#define bfin_read_TIMER2_WIDTH | ( | ) | bfin_read32(TIMER2_WIDTH) |
#define bfin_read_TIMER_DISABLE | ( | ) | bfin_read16(TIMER_DISABLE) |
#define bfin_read_TIMER_ENABLE | ( | ) | bfin_read16(TIMER_ENABLE) |
#define bfin_read_TIMER_STATUS | ( | ) | bfin_read16(TIMER_STATUS) |
#define bfin_read_TPERIOD | ( | ) | bfin_read32(TPERIOD) |
#define bfin_read_TSCALE | ( | ) | bfin_read32(TSCALE) |
#define bfin_read_UART_DLH | ( | ) | bfin_read16(UART_DLH) |
#define bfin_read_UART_DLL | ( | ) | bfin_read16(UART_DLL) |
#define bfin_read_UART_GCTL | ( | ) | bfin_read16(UART_GCTL) |
#define bfin_read_UART_IER | ( | ) | bfin_read16(UART_IER) |
#define bfin_read_UART_IIR | ( | ) | bfin_read16(UART_IIR) |
#define bfin_read_UART_LCR | ( | ) | bfin_read16(UART_LCR) |
#define bfin_read_UART_LSR | ( | ) | bfin_read16(UART_LSR) |
#define bfin_read_UART_MCR | ( | ) | bfin_read16(UART_MCR) |
#define bfin_read_UART_RBR | ( | ) | bfin_read16(UART_RBR) |
#define bfin_read_UART_SCR | ( | ) | bfin_read16(UART_SCR) |
#define bfin_read_UART_THR | ( | ) | bfin_read16(UART_THR) |
#define bfin_read_VR_CTL | ( | ) | bfin_read16(VR_CTL) |
#define bfin_read_WDOG_CNT | ( | ) | bfin_read32(WDOG_CNT) |
#define bfin_read_WDOG_CTL | ( | ) | bfin_read16(WDOG_CTL) |
#define bfin_read_WDOG_STAT | ( | ) | bfin_read32(WDOG_STAT) |
#define bfin_write_CHIPID | ( | val | ) | bfin_write32(CHIPID, val) |
#define bfin_write_DCPLB_ADDR0 | ( | val | ) | bfin_writePTR(DCPLB_ADDR0, val) |
#define bfin_write_DCPLB_ADDR1 | ( | val | ) | bfin_writePTR(DCPLB_ADDR1, val) |
#define bfin_write_DCPLB_ADDR10 | ( | val | ) | bfin_writePTR(DCPLB_ADDR10, val) |
#define bfin_write_DCPLB_ADDR11 | ( | val | ) | bfin_writePTR(DCPLB_ADDR11, val) |
#define bfin_write_DCPLB_ADDR12 | ( | val | ) | bfin_writePTR(DCPLB_ADDR12, val) |
#define bfin_write_DCPLB_ADDR13 | ( | val | ) | bfin_writePTR(DCPLB_ADDR13, val) |
#define bfin_write_DCPLB_ADDR14 | ( | val | ) | bfin_writePTR(DCPLB_ADDR14, val) |
#define bfin_write_DCPLB_ADDR15 | ( | val | ) | bfin_writePTR(DCPLB_ADDR15, val) |
#define bfin_write_DCPLB_ADDR2 | ( | val | ) | bfin_writePTR(DCPLB_ADDR2, val) |
#define bfin_write_DCPLB_ADDR3 | ( | val | ) | bfin_writePTR(DCPLB_ADDR3, val) |
#define bfin_write_DCPLB_ADDR4 | ( | val | ) | bfin_writePTR(DCPLB_ADDR4, val) |
#define bfin_write_DCPLB_ADDR5 | ( | val | ) | bfin_writePTR(DCPLB_ADDR5, val) |
#define bfin_write_DCPLB_ADDR6 | ( | val | ) | bfin_writePTR(DCPLB_ADDR6, val) |
#define bfin_write_DCPLB_ADDR7 | ( | val | ) | bfin_writePTR(DCPLB_ADDR7, val) |
#define bfin_write_DCPLB_ADDR8 | ( | val | ) | bfin_writePTR(DCPLB_ADDR8, val) |
#define bfin_write_DCPLB_ADDR9 | ( | val | ) | bfin_writePTR(DCPLB_ADDR9, val) |
#define bfin_write_DCPLB_DATA0 | ( | val | ) | bfin_write32(DCPLB_DATA0, val) |
#define bfin_write_DCPLB_DATA1 | ( | val | ) | bfin_write32(DCPLB_DATA1, val) |
#define bfin_write_DCPLB_DATA10 | ( | val | ) | bfin_write32(DCPLB_DATA10, val) |
#define bfin_write_DCPLB_DATA11 | ( | val | ) | bfin_write32(DCPLB_DATA11, val) |
#define bfin_write_DCPLB_DATA12 | ( | val | ) | bfin_write32(DCPLB_DATA12, val) |
#define bfin_write_DCPLB_DATA13 | ( | val | ) | bfin_write32(DCPLB_DATA13, val) |
#define bfin_write_DCPLB_DATA14 | ( | val | ) | bfin_write32(DCPLB_DATA14, val) |
#define bfin_write_DCPLB_DATA15 | ( | val | ) | bfin_write32(DCPLB_DATA15, val) |
#define bfin_write_DCPLB_DATA2 | ( | val | ) | bfin_write32(DCPLB_DATA2, val) |
#define bfin_write_DCPLB_DATA3 | ( | val | ) | bfin_write32(DCPLB_DATA3, val) |
#define bfin_write_DCPLB_DATA4 | ( | val | ) | bfin_write32(DCPLB_DATA4, val) |
#define bfin_write_DCPLB_DATA5 | ( | val | ) | bfin_write32(DCPLB_DATA5, val) |
#define bfin_write_DCPLB_DATA6 | ( | val | ) | bfin_write32(DCPLB_DATA6, val) |
#define bfin_write_DCPLB_DATA7 | ( | val | ) | bfin_write32(DCPLB_DATA7, val) |
#define bfin_write_DCPLB_DATA8 | ( | val | ) | bfin_write32(DCPLB_DATA8, val) |
#define bfin_write_DCPLB_DATA9 | ( | val | ) | bfin_write32(DCPLB_DATA9, val) |
#define bfin_write_DCPLB_FAULT_ADDR | ( | val | ) | bfin_write32(DCPLB_FAULT_ADDR, val) |
#define bfin_write_DCPLB_FAULT_STATUS | ( | val | ) | bfin_write32(DCPLB_FAULT_STATUS, val) |
#define bfin_write_DMA0_CONFIG | ( | val | ) | bfin_write16(DMA0_CONFIG, val) |
#define bfin_write_DMA0_CURR_ADDR | ( | val | ) | bfin_write32(DMA0_CURR_ADDR, val) |
#define bfin_write_DMA0_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA0_CURR_DESC_PTR, val) |
#define bfin_write_DMA0_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA0_CURR_X_COUNT, val) |
#define bfin_write_DMA0_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA0_CURR_Y_COUNT, val) |
#define bfin_write_DMA0_IRQ_STATUS | ( | val | ) | bfin_write16(DMA0_IRQ_STATUS, val) |
#define bfin_write_DMA0_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA0_NEXT_DESC_PTR, val) |
#define bfin_write_DMA0_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA0_PERIPHERAL_MAP, val) |
#define bfin_write_DMA0_START_ADDR | ( | val | ) | bfin_write32(DMA0_START_ADDR, val) |
#define bfin_write_DMA0_X_COUNT | ( | val | ) | bfin_write16(DMA0_X_COUNT, val) |
#define bfin_write_DMA0_X_MODIFY | ( | val | ) | bfin_write16(DMA0_X_MODIFY, val) |
#define bfin_write_DMA0_Y_COUNT | ( | val | ) | bfin_write16(DMA0_Y_COUNT, val) |
#define bfin_write_DMA0_Y_MODIFY | ( | val | ) | bfin_write16(DMA0_Y_MODIFY, val) |
#define bfin_write_DMA1_CONFIG | ( | val | ) | bfin_write16(DMA1_CONFIG, val) |
#define bfin_write_DMA1_CURR_ADDR | ( | val | ) | bfin_write32(DMA1_CURR_ADDR, val) |
#define bfin_write_DMA1_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA1_CURR_DESC_PTR, val) |
#define bfin_write_DMA1_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA1_CURR_X_COUNT, val) |
#define bfin_write_DMA1_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA1_CURR_Y_COUNT, val) |
#define bfin_write_DMA1_IRQ_STATUS | ( | val | ) | bfin_write16(DMA1_IRQ_STATUS, val) |
#define bfin_write_DMA1_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA1_NEXT_DESC_PTR, val) |
#define bfin_write_DMA1_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA1_PERIPHERAL_MAP, val) |
#define bfin_write_DMA1_START_ADDR | ( | val | ) | bfin_write32(DMA1_START_ADDR, val) |
#define bfin_write_DMA1_X_COUNT | ( | val | ) | bfin_write16(DMA1_X_COUNT, val) |
#define bfin_write_DMA1_X_MODIFY | ( | val | ) | bfin_write16(DMA1_X_MODIFY, val) |
#define bfin_write_DMA1_Y_COUNT | ( | val | ) | bfin_write16(DMA1_Y_COUNT, val) |
#define bfin_write_DMA1_Y_MODIFY | ( | val | ) | bfin_write16(DMA1_Y_MODIFY, val) |
#define bfin_write_DMA2_CONFIG | ( | val | ) | bfin_write16(DMA2_CONFIG, val) |
#define bfin_write_DMA2_CURR_ADDR | ( | val | ) | bfin_write32(DMA2_CURR_ADDR, val) |
#define bfin_write_DMA2_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA2_CURR_DESC_PTR, val) |
#define bfin_write_DMA2_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA2_CURR_X_COUNT, val) |
#define bfin_write_DMA2_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA2_CURR_Y_COUNT, val) |
#define bfin_write_DMA2_IRQ_STATUS | ( | val | ) | bfin_write16(DMA2_IRQ_STATUS, val) |
#define bfin_write_DMA2_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA2_NEXT_DESC_PTR, val) |
#define bfin_write_DMA2_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA2_PERIPHERAL_MAP, val) |
#define bfin_write_DMA2_START_ADDR | ( | val | ) | bfin_write32(DMA2_START_ADDR, val) |
#define bfin_write_DMA2_X_COUNT | ( | val | ) | bfin_write16(DMA2_X_COUNT, val) |
#define bfin_write_DMA2_X_MODIFY | ( | val | ) | bfin_write16(DMA2_X_MODIFY, val) |
#define bfin_write_DMA2_Y_COUNT | ( | val | ) | bfin_write16(DMA2_Y_COUNT, val) |
#define bfin_write_DMA2_Y_MODIFY | ( | val | ) | bfin_write16(DMA2_Y_MODIFY, val) |
#define bfin_write_DMA3_CONFIG | ( | val | ) | bfin_write16(DMA3_CONFIG, val) |
#define bfin_write_DMA3_CURR_ADDR | ( | val | ) | bfin_write32(DMA3_CURR_ADDR, val) |
#define bfin_write_DMA3_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA3_CURR_DESC_PTR, val) |
#define bfin_write_DMA3_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA3_CURR_X_COUNT, val) |
#define bfin_write_DMA3_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA3_CURR_Y_COUNT, val) |
#define bfin_write_DMA3_IRQ_STATUS | ( | val | ) | bfin_write16(DMA3_IRQ_STATUS, val) |
#define bfin_write_DMA3_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA3_NEXT_DESC_PTR, val) |
#define bfin_write_DMA3_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA3_PERIPHERAL_MAP, val) |
#define bfin_write_DMA3_START_ADDR | ( | val | ) | bfin_write32(DMA3_START_ADDR, val) |
#define bfin_write_DMA3_X_COUNT | ( | val | ) | bfin_write16(DMA3_X_COUNT, val) |
#define bfin_write_DMA3_X_MODIFY | ( | val | ) | bfin_write16(DMA3_X_MODIFY, val) |
#define bfin_write_DMA3_Y_COUNT | ( | val | ) | bfin_write16(DMA3_Y_COUNT, val) |
#define bfin_write_DMA3_Y_MODIFY | ( | val | ) | bfin_write16(DMA3_Y_MODIFY, val) |
#define bfin_write_DMA4_CONFIG | ( | val | ) | bfin_write16(DMA4_CONFIG, val) |
#define bfin_write_DMA4_CURR_ADDR | ( | val | ) | bfin_write32(DMA4_CURR_ADDR, val) |
#define bfin_write_DMA4_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA4_CURR_DESC_PTR, val) |
#define bfin_write_DMA4_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA4_CURR_X_COUNT, val) |
#define bfin_write_DMA4_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA4_CURR_Y_COUNT, val) |
#define bfin_write_DMA4_IRQ_STATUS | ( | val | ) | bfin_write16(DMA4_IRQ_STATUS, val) |
#define bfin_write_DMA4_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA4_NEXT_DESC_PTR, val) |
#define bfin_write_DMA4_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA4_PERIPHERAL_MAP, val) |
#define bfin_write_DMA4_START_ADDR | ( | val | ) | bfin_write32(DMA4_START_ADDR, val) |
#define bfin_write_DMA4_X_COUNT | ( | val | ) | bfin_write16(DMA4_X_COUNT, val) |
#define bfin_write_DMA4_X_MODIFY | ( | val | ) | bfin_write16(DMA4_X_MODIFY, val) |
#define bfin_write_DMA4_Y_COUNT | ( | val | ) | bfin_write16(DMA4_Y_COUNT, val) |
#define bfin_write_DMA4_Y_MODIFY | ( | val | ) | bfin_write16(DMA4_Y_MODIFY, val) |
#define bfin_write_DMA5_CONFIG | ( | val | ) | bfin_write16(DMA5_CONFIG, val) |
#define bfin_write_DMA5_CURR_ADDR | ( | val | ) | bfin_write32(DMA5_CURR_ADDR, val) |
#define bfin_write_DMA5_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA5_CURR_DESC_PTR, val) |
#define bfin_write_DMA5_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA5_CURR_X_COUNT, val) |
#define bfin_write_DMA5_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA5_CURR_Y_COUNT, val) |
#define bfin_write_DMA5_IRQ_STATUS | ( | val | ) | bfin_write16(DMA5_IRQ_STATUS, val) |
#define bfin_write_DMA5_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA5_NEXT_DESC_PTR, val) |
#define bfin_write_DMA5_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA5_PERIPHERAL_MAP, val) |
#define bfin_write_DMA5_START_ADDR | ( | val | ) | bfin_write32(DMA5_START_ADDR, val) |
#define bfin_write_DMA5_X_COUNT | ( | val | ) | bfin_write16(DMA5_X_COUNT, val) |
#define bfin_write_DMA5_X_MODIFY | ( | val | ) | bfin_write16(DMA5_X_MODIFY, val) |
#define bfin_write_DMA5_Y_COUNT | ( | val | ) | bfin_write16(DMA5_Y_COUNT, val) |
#define bfin_write_DMA5_Y_MODIFY | ( | val | ) | bfin_write16(DMA5_Y_MODIFY, val) |
#define bfin_write_DMA6_CONFIG | ( | val | ) | bfin_write16(DMA6_CONFIG, val) |
#define bfin_write_DMA6_CURR_ADDR | ( | val | ) | bfin_write32(DMA6_CURR_ADDR, val) |
#define bfin_write_DMA6_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA6_CURR_DESC_PTR, val) |
#define bfin_write_DMA6_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA6_CURR_X_COUNT, val) |
#define bfin_write_DMA6_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA6_CURR_Y_COUNT, val) |
#define bfin_write_DMA6_IRQ_STATUS | ( | val | ) | bfin_write16(DMA6_IRQ_STATUS, val) |
#define bfin_write_DMA6_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA6_NEXT_DESC_PTR, val) |
#define bfin_write_DMA6_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA6_PERIPHERAL_MAP, val) |
#define bfin_write_DMA6_START_ADDR | ( | val | ) | bfin_write32(DMA6_START_ADDR, val) |
#define bfin_write_DMA6_X_COUNT | ( | val | ) | bfin_write16(DMA6_X_COUNT, val) |
#define bfin_write_DMA6_X_MODIFY | ( | val | ) | bfin_write16(DMA6_X_MODIFY, val) |
#define bfin_write_DMA6_Y_COUNT | ( | val | ) | bfin_write16(DMA6_Y_COUNT, val) |
#define bfin_write_DMA6_Y_MODIFY | ( | val | ) | bfin_write16(DMA6_Y_MODIFY, val) |
#define bfin_write_DMA7_CONFIG | ( | val | ) | bfin_write16(DMA7_CONFIG, val) |
#define bfin_write_DMA7_CURR_ADDR | ( | val | ) | bfin_write32(DMA7_CURR_ADDR, val) |
#define bfin_write_DMA7_CURR_DESC_PTR | ( | val | ) | bfin_write32(DMA7_CURR_DESC_PTR, val) |
#define bfin_write_DMA7_CURR_X_COUNT | ( | val | ) | bfin_write16(DMA7_CURR_X_COUNT, val) |
#define bfin_write_DMA7_CURR_Y_COUNT | ( | val | ) | bfin_write16(DMA7_CURR_Y_COUNT, val) |
#define bfin_write_DMA7_IRQ_STATUS | ( | val | ) | bfin_write16(DMA7_IRQ_STATUS, val) |
#define bfin_write_DMA7_NEXT_DESC_PTR | ( | val | ) | bfin_write32(DMA7_NEXT_DESC_PTR, val) |
#define bfin_write_DMA7_PERIPHERAL_MAP | ( | val | ) | bfin_write16(DMA7_PERIPHERAL_MAP, val) |
#define bfin_write_DMA7_START_ADDR | ( | val | ) | bfin_write32(DMA7_START_ADDR, val) |
#define bfin_write_DMA7_X_COUNT | ( | val | ) | bfin_write16(DMA7_X_COUNT, val) |
#define bfin_write_DMA7_X_MODIFY | ( | val | ) | bfin_write16(DMA7_X_MODIFY, val) |
#define bfin_write_DMA7_Y_COUNT | ( | val | ) | bfin_write16(DMA7_Y_COUNT, val) |
#define bfin_write_DMA7_Y_MODIFY | ( | val | ) | bfin_write16(DMA7_Y_MODIFY, val) |
#define bfin_write_DMA_TC_CNT | ( | val | ) | bfin_write16(DMA_TC_CNT, val) |
#define bfin_write_DMA_TC_PER | ( | val | ) | bfin_write16(DMA_TC_PER, val) |
#define bfin_write_DMAFLX0_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX0_CURXCOUNT, val) |
#define bfin_write_DMAFLX0_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX0_CURYCOUNT, val) |
#define bfin_write_DMAFLX0_DMACNFG | ( | val | ) | bfin_write16(DMAFLX0_DMACNFG, val) |
#define bfin_write_DMAFLX0_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX0_IRQSTAT, val) |
#define bfin_write_DMAFLX0_PMAP | ( | val | ) | bfin_write16(DMAFLX0_PMAP, val) |
#define bfin_write_DMAFLX0_XCOUNT | ( | val | ) | bfin_write16(DMAFLX0_XCOUNT, val) |
#define bfin_write_DMAFLX0_XMODIFY | ( | val | ) | bfin_write16(DMAFLX0_XMODIFY, val) |
#define bfin_write_DMAFLX0_YCOUNT | ( | val | ) | bfin_write16(DMAFLX0_YCOUNT, val) |
#define bfin_write_DMAFLX0_YMODIFY | ( | val | ) | bfin_write16(DMAFLX0_YMODIFY, val) |
#define bfin_write_DMAFLX1_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX1_CURXCOUNT, val) |
#define bfin_write_DMAFLX1_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX1_CURYCOUNT, val) |
#define bfin_write_DMAFLX1_DMACNFG | ( | val | ) | bfin_write16(DMAFLX1_DMACNFG, val) |
#define bfin_write_DMAFLX1_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX1_IRQSTAT, val) |
#define bfin_write_DMAFLX1_PMAP | ( | val | ) | bfin_write16(DMAFLX1_PMAP, val) |
#define bfin_write_DMAFLX1_XCOUNT | ( | val | ) | bfin_write16(DMAFLX1_XCOUNT, val) |
#define bfin_write_DMAFLX1_XMODIFY | ( | val | ) | bfin_write16(DMAFLX1_XMODIFY, val) |
#define bfin_write_DMAFLX1_YCOUNT | ( | val | ) | bfin_write16(DMAFLX1_YCOUNT, val) |
#define bfin_write_DMAFLX1_YMODIFY | ( | val | ) | bfin_write16(DMAFLX1_YMODIFY, val) |
#define bfin_write_DMAFLX2_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX2_CURXCOUNT, val) |
#define bfin_write_DMAFLX2_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX2_CURYCOUNT, val) |
#define bfin_write_DMAFLX2_DMACNFG | ( | val | ) | bfin_write16(DMAFLX2_DMACNFG, val) |
#define bfin_write_DMAFLX2_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX2_IRQSTAT, val) |
#define bfin_write_DMAFLX2_PMAP | ( | val | ) | bfin_write16(DMAFLX2_PMAP, val) |
#define bfin_write_DMAFLX2_XCOUNT | ( | val | ) | bfin_write16(DMAFLX2_XCOUNT, val) |
#define bfin_write_DMAFLX2_XMODIFY | ( | val | ) | bfin_write16(DMAFLX2_XMODIFY, val) |
#define bfin_write_DMAFLX2_YCOUNT | ( | val | ) | bfin_write16(DMAFLX2_YCOUNT, val) |
#define bfin_write_DMAFLX2_YMODIFY | ( | val | ) | bfin_write16(DMAFLX2_YMODIFY, val) |
#define bfin_write_DMAFLX3_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX3_CURXCOUNT, val) |
#define bfin_write_DMAFLX3_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX3_CURYCOUNT, val) |
#define bfin_write_DMAFLX3_DMACNFG | ( | val | ) | bfin_write16(DMAFLX3_DMACNFG, val) |
#define bfin_write_DMAFLX3_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX3_IRQSTAT, val) |
#define bfin_write_DMAFLX3_PMAP | ( | val | ) | bfin_write16(DMAFLX3_PMAP, val) |
#define bfin_write_DMAFLX3_XCOUNT | ( | val | ) | bfin_write16(DMAFLX3_XCOUNT, val) |
#define bfin_write_DMAFLX3_XMODIFY | ( | val | ) | bfin_write16(DMAFLX3_XMODIFY, val) |
#define bfin_write_DMAFLX3_YCOUNT | ( | val | ) | bfin_write16(DMAFLX3_YCOUNT, val) |
#define bfin_write_DMAFLX3_YMODIFY | ( | val | ) | bfin_write16(DMAFLX3_YMODIFY, val) |
#define bfin_write_DMAFLX4_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX4_CURXCOUNT, val) |
#define bfin_write_DMAFLX4_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX4_CURYCOUNT, val) |
#define bfin_write_DMAFLX4_DMACNFG | ( | val | ) | bfin_write16(DMAFLX4_DMACNFG, val) |
#define bfin_write_DMAFLX4_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX4_IRQSTAT, val) |
#define bfin_write_DMAFLX4_PMAP | ( | val | ) | bfin_write16(DMAFLX4_PMAP, val) |
#define bfin_write_DMAFLX4_XCOUNT | ( | val | ) | bfin_write16(DMAFLX4_XCOUNT, val) |
#define bfin_write_DMAFLX4_XMODIFY | ( | val | ) | bfin_write16(DMAFLX4_XMODIFY, val) |
#define bfin_write_DMAFLX4_YCOUNT | ( | val | ) | bfin_write16(DMAFLX4_YCOUNT, val) |
#define bfin_write_DMAFLX4_YMODIFY | ( | val | ) | bfin_write16(DMAFLX4_YMODIFY, val) |
#define bfin_write_DMAFLX5_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX5_CURXCOUNT, val) |
#define bfin_write_DMAFLX5_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX5_CURYCOUNT, val) |
#define bfin_write_DMAFLX5_DMACNFG | ( | val | ) | bfin_write16(DMAFLX5_DMACNFG, val) |
#define bfin_write_DMAFLX5_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX5_IRQSTAT, val) |
#define bfin_write_DMAFLX5_PMAP | ( | val | ) | bfin_write16(DMAFLX5_PMAP, val) |
#define bfin_write_DMAFLX5_XCOUNT | ( | val | ) | bfin_write16(DMAFLX5_XCOUNT, val) |
#define bfin_write_DMAFLX5_XMODIFY | ( | val | ) | bfin_write16(DMAFLX5_XMODIFY, val) |
#define bfin_write_DMAFLX5_YCOUNT | ( | val | ) | bfin_write16(DMAFLX5_YCOUNT, val) |
#define bfin_write_DMAFLX5_YMODIFY | ( | val | ) | bfin_write16(DMAFLX5_YMODIFY, val) |
#define bfin_write_DMAFLX6_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX6_CURXCOUNT, val) |
#define bfin_write_DMAFLX6_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX6_CURYCOUNT, val) |
#define bfin_write_DMAFLX6_DMACNFG | ( | val | ) | bfin_write16(DMAFLX6_DMACNFG, val) |
#define bfin_write_DMAFLX6_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX6_IRQSTAT, val) |
#define bfin_write_DMAFLX6_PMAP | ( | val | ) | bfin_write16(DMAFLX6_PMAP, val) |
#define bfin_write_DMAFLX6_XCOUNT | ( | val | ) | bfin_write16(DMAFLX6_XCOUNT, val) |
#define bfin_write_DMAFLX6_XMODIFY | ( | val | ) | bfin_write16(DMAFLX6_XMODIFY, val) |
#define bfin_write_DMAFLX6_YCOUNT | ( | val | ) | bfin_write16(DMAFLX6_YCOUNT, val) |
#define bfin_write_DMAFLX6_YMODIFY | ( | val | ) | bfin_write16(DMAFLX6_YMODIFY, val) |
#define bfin_write_DMAFLX7_CURXCOUNT | ( | val | ) | bfin_write16(DMAFLX7_CURXCOUNT, val) |
#define bfin_write_DMAFLX7_CURYCOUNT | ( | val | ) | bfin_write16(DMAFLX7_CURYCOUNT, val) |
#define bfin_write_DMAFLX7_DMACNFG | ( | val | ) | bfin_write16(DMAFLX7_DMACNFG, val) |
#define bfin_write_DMAFLX7_IRQSTAT | ( | val | ) | bfin_write16(DMAFLX7_IRQSTAT, val) |
#define bfin_write_DMAFLX7_PMAP | ( | val | ) | bfin_write16(DMAFLX7_PMAP, val) |
#define bfin_write_DMAFLX7_XCOUNT | ( | val | ) | bfin_write16(DMAFLX7_XCOUNT, val) |
#define bfin_write_DMAFLX7_XMODIFY | ( | val | ) | bfin_write16(DMAFLX7_XMODIFY, val) |
#define bfin_write_DMAFLX7_YCOUNT | ( | val | ) | bfin_write16(DMAFLX7_YCOUNT, val) |
#define bfin_write_DMAFLX7_YMODIFY | ( | val | ) | bfin_write16(DMAFLX7_YMODIFY, val) |
#define bfin_write_DMEM_CONTROL | ( | val | ) | bfin_write32(DMEM_CONTROL, val) |
#define bfin_write_DSPID | ( | val | ) | bfin_write32(DSPID, val) |
#define bfin_write_DTECOMMAND | ( | val | ) | bfin_write32(DTECOMMAND, val) |
#define bfin_write_DTEDATA0 | ( | val | ) | bfin_write32(DTEDATA0, val) |
#define bfin_write_DTEDATA1 | ( | val | ) | bfin_write32(DTEDATA1, val) |
#define bfin_write_EBIU_AMBCTL0 | ( | val | ) | bfin_write32(EBIU_AMBCTL0, val) |
#define bfin_write_EBIU_AMBCTL1 | ( | val | ) | bfin_write32(EBIU_AMBCTL1, val) |
#define bfin_write_EBIU_AMGCTL | ( | val | ) | bfin_write16(EBIU_AMGCTL, val) |
#define bfin_write_EBIU_SDBCTL | ( | val | ) | bfin_write16(EBIU_SDBCTL, val) |
#define bfin_write_EBIU_SDGCTL | ( | val | ) | bfin_write32(EBIU_SDGCTL, val) |
#define bfin_write_EBIU_SDRRC | ( | val | ) | bfin_write16(EBIU_SDRRC, val) |
#define bfin_write_EBIU_SDSTAT | ( | val | ) | bfin_write16(EBIU_SDSTAT, val) |
#define bfin_write_EVT0 | ( | val | ) | bfin_writePTR(EVT0, val) |
#define bfin_write_EVT1 | ( | val | ) | bfin_writePTR(EVT1, val) |
#define bfin_write_EVT10 | ( | val | ) | bfin_writePTR(EVT10, val) |
#define bfin_write_EVT11 | ( | val | ) | bfin_writePTR(EVT11, val) |
#define bfin_write_EVT12 | ( | val | ) | bfin_writePTR(EVT12, val) |
#define bfin_write_EVT13 | ( | val | ) | bfin_writePTR(EVT13, val) |
#define bfin_write_EVT14 | ( | val | ) | bfin_writePTR(EVT14, val) |
#define bfin_write_EVT15 | ( | val | ) | bfin_writePTR(EVT15, val) |
#define bfin_write_EVT2 | ( | val | ) | bfin_writePTR(EVT2, val) |
#define bfin_write_EVT3 | ( | val | ) | bfin_writePTR(EVT3, val) |
#define bfin_write_EVT4 | ( | val | ) | bfin_writePTR(EVT4, val) |
#define bfin_write_EVT5 | ( | val | ) | bfin_writePTR(EVT5, val) |
#define bfin_write_EVT6 | ( | val | ) | bfin_writePTR(EVT6, val) |
#define bfin_write_EVT7 | ( | val | ) | bfin_writePTR(EVT7, val) |
#define bfin_write_EVT8 | ( | val | ) | bfin_writePTR(EVT8, val) |
#define bfin_write_EVT9 | ( | val | ) | bfin_writePTR(EVT9, val) |
#define bfin_write_EVT_OVERRIDE | ( | val | ) | bfin_write32(EVT_OVERRIDE, val) |
#define bfin_write_FIO_BOTH | ( | val | ) | bfin_write16(FIO_BOTH, val) |
#define bfin_write_FIO_DIR | ( | val | ) | bfin_write16(FIO_DIR, val) |
#define bfin_write_FIO_EDGE | ( | val | ) | bfin_write16(FIO_EDGE, val) |
#define bfin_write_FIO_FLAG_C | ( | val | ) | bfin_write16(FIO_FLAG_C, val) |
#define bfin_write_FIO_FLAG_D | ( | val | ) | bfin_write16(FIO_FLAG_D, val) |
#define bfin_write_FIO_FLAG_S | ( | val | ) | bfin_write16(FIO_FLAG_S, val) |
#define bfin_write_FIO_FLAG_T | ( | val | ) | bfin_write16(FIO_FLAG_T, val) |
#define bfin_write_FIO_INEN | ( | val | ) | bfin_write16(FIO_INEN, val) |
#define bfin_write_FIO_MASKA_C | ( | val | ) | bfin_write16(FIO_MASKA_C, val) |
#define bfin_write_FIO_MASKA_D | ( | val | ) | bfin_write16(FIO_MASKA_D, val) |
#define bfin_write_FIO_MASKA_S | ( | val | ) | bfin_write16(FIO_MASKA_S, val) |
#define bfin_write_FIO_MASKA_T | ( | val | ) | bfin_write16(FIO_MASKA_T, val) |
#define bfin_write_FIO_MASKB_C | ( | val | ) | bfin_write16(FIO_MASKB_C, val) |
#define bfin_write_FIO_MASKB_D | ( | val | ) | bfin_write16(FIO_MASKB_D, val) |
#define bfin_write_FIO_MASKB_S | ( | val | ) | bfin_write16(FIO_MASKB_S, val) |
#define bfin_write_FIO_MASKB_T | ( | val | ) | bfin_write16(FIO_MASKB_T, val) |
#define bfin_write_FIO_POLAR | ( | val | ) | bfin_write16(FIO_POLAR, val) |
#define bfin_write_ICPLB_ADDR0 | ( | val | ) | bfin_writePTR(ICPLB_ADDR0, val) |
#define bfin_write_ICPLB_ADDR1 | ( | val | ) | bfin_writePTR(ICPLB_ADDR1, val) |
#define bfin_write_ICPLB_ADDR10 | ( | val | ) | bfin_writePTR(ICPLB_ADDR10, val) |
#define bfin_write_ICPLB_ADDR11 | ( | val | ) | bfin_writePTR(ICPLB_ADDR11, val) |
#define bfin_write_ICPLB_ADDR12 | ( | val | ) | bfin_writePTR(ICPLB_ADDR12, val) |
#define bfin_write_ICPLB_ADDR13 | ( | val | ) | bfin_writePTR(ICPLB_ADDR13, val) |
#define bfin_write_ICPLB_ADDR14 | ( | val | ) | bfin_writePTR(ICPLB_ADDR14, val) |
#define bfin_write_ICPLB_ADDR15 | ( | val | ) | bfin_writePTR(ICPLB_ADDR15, val) |
#define bfin_write_ICPLB_ADDR2 | ( | val | ) | bfin_writePTR(ICPLB_ADDR2, val) |
#define bfin_write_ICPLB_ADDR3 | ( | val | ) | bfin_writePTR(ICPLB_ADDR3, val) |
#define bfin_write_ICPLB_ADDR4 | ( | val | ) | bfin_writePTR(ICPLB_ADDR4, val) |
#define bfin_write_ICPLB_ADDR5 | ( | val | ) | bfin_writePTR(ICPLB_ADDR5, val) |
#define bfin_write_ICPLB_ADDR6 | ( | val | ) | bfin_writePTR(ICPLB_ADDR6, val) |
#define bfin_write_ICPLB_ADDR7 | ( | val | ) | bfin_writePTR(ICPLB_ADDR7, val) |
#define bfin_write_ICPLB_ADDR8 | ( | val | ) | bfin_writePTR(ICPLB_ADDR8, val) |
#define bfin_write_ICPLB_ADDR9 | ( | val | ) | bfin_writePTR(ICPLB_ADDR9, val) |
#define bfin_write_ICPLB_DATA0 | ( | val | ) | bfin_write32(ICPLB_DATA0, val) |
#define bfin_write_ICPLB_DATA1 | ( | val | ) | bfin_write32(ICPLB_DATA1, val) |
#define bfin_write_ICPLB_DATA10 | ( | val | ) | bfin_write32(ICPLB_DATA10, val) |
#define bfin_write_ICPLB_DATA11 | ( | val | ) | bfin_write32(ICPLB_DATA11, val) |
#define bfin_write_ICPLB_DATA12 | ( | val | ) | bfin_write32(ICPLB_DATA12, val) |
#define bfin_write_ICPLB_DATA13 | ( | val | ) | bfin_write32(ICPLB_DATA13, val) |
#define bfin_write_ICPLB_DATA14 | ( | val | ) | bfin_write32(ICPLB_DATA14, val) |
#define bfin_write_ICPLB_DATA15 | ( | val | ) | bfin_write32(ICPLB_DATA15, val) |
#define bfin_write_ICPLB_DATA2 | ( | val | ) | bfin_write32(ICPLB_DATA2, val) |
#define bfin_write_ICPLB_DATA3 | ( | val | ) | bfin_write32(ICPLB_DATA3, val) |
#define bfin_write_ICPLB_DATA4 | ( | val | ) | bfin_write32(ICPLB_DATA4, val) |
#define bfin_write_ICPLB_DATA5 | ( | val | ) | bfin_write32(ICPLB_DATA5, val) |
#define bfin_write_ICPLB_DATA6 | ( | val | ) | bfin_write32(ICPLB_DATA6, val) |
#define bfin_write_ICPLB_DATA7 | ( | val | ) | bfin_write32(ICPLB_DATA7, val) |
#define bfin_write_ICPLB_DATA8 | ( | val | ) | bfin_write32(ICPLB_DATA8, val) |
#define bfin_write_ICPLB_DATA9 | ( | val | ) | bfin_write32(ICPLB_DATA9, val) |
#define bfin_write_ICPLB_FAULT_ADDR | ( | val | ) | bfin_write32(ICPLB_FAULT_ADDR, val) |
#define bfin_write_ICPLB_FAULT_STATUS | ( | val | ) | bfin_write32(ICPLB_FAULT_STATUS, val) |
#define bfin_write_ILAT | ( | val | ) | bfin_write32(ILAT, val) |
#define bfin_write_IMASK | ( | val | ) | bfin_write32(IMASK, val) |
#define bfin_write_IMEM_CONTROL | ( | val | ) | bfin_write32(IMEM_CONTROL, val) |
#define bfin_write_IPEND | ( | val | ) | bfin_write32(IPEND, val) |
#define bfin_write_IPRIO | ( | val | ) | bfin_write32(IPRIO, val) |
#define bfin_write_ITECOMMAND | ( | val | ) | bfin_write32(ITECOMMAND, val) |
#define bfin_write_ITEDATA0 | ( | val | ) | bfin_write32(ITEDATA0, val) |
#define bfin_write_ITEDATA1 | ( | val | ) | bfin_write32(ITEDATA1, val) |
#define bfin_write_MDMA_D0_CONFIG | ( | val | ) | bfin_write16(MDMA_D0_CONFIG, val) |
#define bfin_write_MDMA_D0_CURR_ADDR | ( | val | ) | bfin_write32(MDMA_D0_CURR_ADDR, val) |
#define bfin_write_MDMA_D0_CURR_DESC_PTR | ( | val | ) | bfin_write32(MDMA_D0_CURR_DESC_PTR, val) |
#define bfin_write_MDMA_D0_CURR_X_COUNT | ( | val | ) | bfin_write16(MDMA_D0_CURR_X_COUNT, val) |
#define bfin_write_MDMA_D0_CURR_Y_COUNT | ( | val | ) | bfin_write16(MDMA_D0_CURR_Y_COUNT, val) |
#define bfin_write_MDMA_D0_IRQ_STATUS | ( | val | ) | bfin_write16(MDMA_D0_IRQ_STATUS, val) |
#define bfin_write_MDMA_D0_NEXT_DESC_PTR | ( | val | ) | bfin_write32(MDMA_D0_NEXT_DESC_PTR, val) |
#define bfin_write_MDMA_D0_PERIPHERAL_MAP | ( | val | ) | bfin_write16(MDMA_D0_PERIPHERAL_MAP, val) |
#define bfin_write_MDMA_D0_START_ADDR | ( | val | ) | bfin_write32(MDMA_D0_START_ADDR, val) |
#define bfin_write_MDMA_D0_X_COUNT | ( | val | ) | bfin_write16(MDMA_D0_X_COUNT, val) |
#define bfin_write_MDMA_D0_X_MODIFY | ( | val | ) | bfin_write16(MDMA_D0_X_MODIFY, val) |
#define bfin_write_MDMA_D0_Y_COUNT | ( | val | ) | bfin_write16(MDMA_D0_Y_COUNT, val) |
#define bfin_write_MDMA_D0_Y_MODIFY | ( | val | ) | bfin_write16(MDMA_D0_Y_MODIFY, val) |
#define bfin_write_MDMA_D1_CONFIG | ( | val | ) | bfin_write16(MDMA_D1_CONFIG, val) |
#define bfin_write_MDMA_D1_CURR_ADDR | ( | val | ) | bfin_write32(MDMA_D1_CURR_ADDR, val) |
#define bfin_write_MDMA_D1_CURR_DESC_PTR | ( | val | ) | bfin_write32(MDMA_D1_CURR_DESC_PTR, val) |
#define bfin_write_MDMA_D1_CURR_X_COUNT | ( | val | ) | bfin_write16(MDMA_D1_CURR_X_COUNT, val) |
#define bfin_write_MDMA_D1_CURR_Y_COUNT | ( | val | ) | bfin_write16(MDMA_D1_CURR_Y_COUNT, val) |
#define bfin_write_MDMA_D1_IRQ_STATUS | ( | val | ) | bfin_write16(MDMA_D1_IRQ_STATUS, val) |
#define bfin_write_MDMA_D1_NEXT_DESC_PTR | ( | val | ) | bfin_write32(MDMA_D1_NEXT_DESC_PTR, val) |
#define bfin_write_MDMA_D1_PERIPHERAL_MAP | ( | val | ) | bfin_write16(MDMA_D1_PERIPHERAL_MAP, val) |
#define bfin_write_MDMA_D1_START_ADDR | ( | val | ) | bfin_write32(MDMA_D1_START_ADDR, val) |
#define bfin_write_MDMA_D1_X_COUNT | ( | val | ) | bfin_write16(MDMA_D1_X_COUNT, val) |
#define bfin_write_MDMA_D1_X_MODIFY | ( | val | ) | bfin_write16(MDMA_D1_X_MODIFY, val) |
#define bfin_write_MDMA_D1_Y_COUNT | ( | val | ) | bfin_write16(MDMA_D1_Y_COUNT, val) |
#define bfin_write_MDMA_D1_Y_MODIFY | ( | val | ) | bfin_write16(MDMA_D1_Y_MODIFY, val) |
#define bfin_write_MDMA_S0_CONFIG | ( | val | ) | bfin_write16(MDMA_S0_CONFIG, val) |
#define bfin_write_MDMA_S0_CURR_ADDR | ( | val | ) | bfin_write32(MDMA_S0_CURR_ADDR, val) |
#define bfin_write_MDMA_S0_CURR_DESC_PTR | ( | val | ) | bfin_write32(MDMA_S0_CURR_DESC_PTR, val) |
#define bfin_write_MDMA_S0_CURR_X_COUNT | ( | val | ) | bfin_write16(MDMA_S0_CURR_X_COUNT, val) |
#define bfin_write_MDMA_S0_CURR_Y_COUNT | ( | val | ) | bfin_write16(MDMA_S0_CURR_Y_COUNT, val) |
#define bfin_write_MDMA_S0_IRQ_STATUS | ( | val | ) | bfin_write16(MDMA_S0_IRQ_STATUS, val) |
#define bfin_write_MDMA_S0_NEXT_DESC_PTR | ( | val | ) | bfin_write32(MDMA_S0_NEXT_DESC_PTR, val) |
#define bfin_write_MDMA_S0_PERIPHERAL_MAP | ( | val | ) | bfin_write16(MDMA_S0_PERIPHERAL_MAP, val) |
#define bfin_write_MDMA_S0_START_ADDR | ( | val | ) | bfin_write32(MDMA_S0_START_ADDR, val) |
#define bfin_write_MDMA_S0_X_COUNT | ( | val | ) | bfin_write16(MDMA_S0_X_COUNT, val) |
#define bfin_write_MDMA_S0_X_MODIFY | ( | val | ) | bfin_write16(MDMA_S0_X_MODIFY, val) |
#define bfin_write_MDMA_S0_Y_COUNT | ( | val | ) | bfin_write16(MDMA_S0_Y_COUNT, val) |
#define bfin_write_MDMA_S0_Y_MODIFY | ( | val | ) | bfin_write16(MDMA_S0_Y_MODIFY, val) |
#define bfin_write_MDMA_S1_CONFIG | ( | val | ) | bfin_write16(MDMA_S1_CONFIG, val) |
#define bfin_write_MDMA_S1_CURR_ADDR | ( | val | ) | bfin_write32(MDMA_S1_CURR_ADDR, val) |
#define bfin_write_MDMA_S1_CURR_DESC_PTR | ( | val | ) | bfin_write32(MDMA_S1_CURR_DESC_PTR, val) |
#define bfin_write_MDMA_S1_CURR_X_COUNT | ( | val | ) | bfin_write16(MDMA_S1_CURR_X_COUNT, val) |
#define bfin_write_MDMA_S1_CURR_Y_COUNT | ( | val | ) | bfin_write16(MDMA_S1_CURR_Y_COUNT, val) |
#define bfin_write_MDMA_S1_IRQ_STATUS | ( | val | ) | bfin_write16(MDMA_S1_IRQ_STATUS, val) |
#define bfin_write_MDMA_S1_NEXT_DESC_PTR | ( | val | ) | bfin_write32(MDMA_S1_NEXT_DESC_PTR, val) |
#define bfin_write_MDMA_S1_PERIPHERAL_MAP | ( | val | ) | bfin_write16(MDMA_S1_PERIPHERAL_MAP, val) |
#define bfin_write_MDMA_S1_START_ADDR | ( | val | ) | bfin_write32(MDMA_S1_START_ADDR, val) |
#define bfin_write_MDMA_S1_X_COUNT | ( | val | ) | bfin_write16(MDMA_S1_X_COUNT, val) |
#define bfin_write_MDMA_S1_X_MODIFY | ( | val | ) | bfin_write16(MDMA_S1_X_MODIFY, val) |
#define bfin_write_MDMA_S1_Y_COUNT | ( | val | ) | bfin_write16(MDMA_S1_Y_COUNT, val) |
#define bfin_write_MDMA_S1_Y_MODIFY | ( | val | ) | bfin_write16(MDMA_S1_Y_MODIFY, val) |
#define bfin_write_MDMAFLX0_CURXCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX0_CURXCOUNT_D, val) |
#define bfin_write_MDMAFLX0_CURXCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX0_CURXCOUNT_S, val) |
#define bfin_write_MDMAFLX0_CURYCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX0_CURYCOUNT_D, val) |
#define bfin_write_MDMAFLX0_CURYCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX0_CURYCOUNT_S, val) |
#define bfin_write_MDMAFLX0_DMACNFG_D | ( | val | ) | bfin_write16(MDMAFLX0_DMACNFG_D, val) |
#define bfin_write_MDMAFLX0_DMACNFG_S | ( | val | ) | bfin_write16(MDMAFLX0_DMACNFG_S, val) |
#define bfin_write_MDMAFLX0_IRQSTAT_D | ( | val | ) | bfin_write16(MDMAFLX0_IRQSTAT_D, val) |
#define bfin_write_MDMAFLX0_IRQSTAT_S | ( | val | ) | bfin_write16(MDMAFLX0_IRQSTAT_S, val) |
#define bfin_write_MDMAFLX0_PMAP_D | ( | val | ) | bfin_write16(MDMAFLX0_PMAP_D, val) |
#define bfin_write_MDMAFLX0_PMAP_S | ( | val | ) | bfin_write16(MDMAFLX0_PMAP_S, val) |
#define bfin_write_MDMAFLX0_XCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX0_XCOUNT_D, val) |
#define bfin_write_MDMAFLX0_XCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX0_XCOUNT_S, val) |
#define bfin_write_MDMAFLX0_XMODIFY_D | ( | val | ) | bfin_write16(MDMAFLX0_XMODIFY_D, val) |
#define bfin_write_MDMAFLX0_XMODIFY_S | ( | val | ) | bfin_write16(MDMAFLX0_XMODIFY_S, val) |
#define bfin_write_MDMAFLX0_YCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX0_YCOUNT_D, val) |
#define bfin_write_MDMAFLX0_YCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX0_YCOUNT_S, val) |
#define bfin_write_MDMAFLX0_YMODIFY_D | ( | val | ) | bfin_write16(MDMAFLX0_YMODIFY_D, val) |
#define bfin_write_MDMAFLX0_YMODIFY_S | ( | val | ) | bfin_write16(MDMAFLX0_YMODIFY_S, val) |
#define bfin_write_MDMAFLX1_CURXCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX1_CURXCOUNT_D, val) |
#define bfin_write_MDMAFLX1_CURXCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX1_CURXCOUNT_S, val) |
#define bfin_write_MDMAFLX1_CURYCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX1_CURYCOUNT_D, val) |
#define bfin_write_MDMAFLX1_CURYCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX1_CURYCOUNT_S, val) |
#define bfin_write_MDMAFLX1_DMACNFG_D | ( | val | ) | bfin_write16(MDMAFLX1_DMACNFG_D, val) |
#define bfin_write_MDMAFLX1_DMACNFG_S | ( | val | ) | bfin_write16(MDMAFLX1_DMACNFG_S, val) |
#define bfin_write_MDMAFLX1_IRQSTAT_D | ( | val | ) | bfin_write16(MDMAFLX1_IRQSTAT_D, val) |
#define bfin_write_MDMAFLX1_IRQSTAT_S | ( | val | ) | bfin_write16(MDMAFLX1_IRQSTAT_S, val) |
#define bfin_write_MDMAFLX1_PMAP_D | ( | val | ) | bfin_write16(MDMAFLX1_PMAP_D, val) |
#define bfin_write_MDMAFLX1_PMAP_S | ( | val | ) | bfin_write16(MDMAFLX1_PMAP_S, val) |
#define bfin_write_MDMAFLX1_XCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX1_XCOUNT_D, val) |
#define bfin_write_MDMAFLX1_XCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX1_XCOUNT_S, val) |
#define bfin_write_MDMAFLX1_XMODIFY_D | ( | val | ) | bfin_write16(MDMAFLX1_XMODIFY_D, val) |
#define bfin_write_MDMAFLX1_XMODIFY_S | ( | val | ) | bfin_write16(MDMAFLX1_XMODIFY_S, val) |
#define bfin_write_MDMAFLX1_YCOUNT_D | ( | val | ) | bfin_write16(MDMAFLX1_YCOUNT_D, val) |
#define bfin_write_MDMAFLX1_YCOUNT_S | ( | val | ) | bfin_write16(MDMAFLX1_YCOUNT_S, val) |
#define bfin_write_MDMAFLX1_YMODIFY_D | ( | val | ) | bfin_write16(MDMAFLX1_YMODIFY_D, val) |
#define bfin_write_MDMAFLX1_YMODIFY_S | ( | val | ) | bfin_write16(MDMAFLX1_YMODIFY_S, val) |
#define bfin_write_PFCNTR0 | ( | val | ) | bfin_write32(PFCNTR0, val) |
#define bfin_write_PFCNTR1 | ( | val | ) | bfin_write32(PFCNTR1, val) |
#define bfin_write_PFCTL | ( | val | ) | bfin_write32(PFCTL, val) |
#define bfin_write_PLL_CTL | ( | val | ) | bfin_write16(PLL_CTL, val) |
#define bfin_write_PLL_DIV | ( | val | ) | bfin_write16(PLL_DIV, val) |
#define bfin_write_PLL_LOCKCNT | ( | val | ) | bfin_write16(PLL_LOCKCNT, val) |
#define bfin_write_PLL_STAT | ( | val | ) | bfin_write16(PLL_STAT, val) |
#define bfin_write_PPI_CONTROL | ( | val | ) | bfin_write16(PPI_CONTROL, val) |
#define bfin_write_PPI_COUNT | ( | val | ) | bfin_write16(PPI_COUNT, val) |
#define bfin_write_PPI_DELAY | ( | val | ) | bfin_write16(PPI_DELAY, val) |
#define bfin_write_PPI_FRAME | ( | val | ) | bfin_write16(PPI_FRAME, val) |
#define bfin_write_PPI_STATUS | ( | val | ) | bfin_write16(PPI_STATUS, val) |
#define bfin_write_RTC_ALARM | ( | val | ) | bfin_write32(RTC_ALARM, val) |
#define bfin_write_RTC_ICTL | ( | val | ) | bfin_write16(RTC_ICTL, val) |
#define bfin_write_RTC_ISTAT | ( | val | ) | bfin_write16(RTC_ISTAT, val) |
#define bfin_write_RTC_PREN | ( | val | ) | bfin_write16(RTC_PREN, val) |
#define bfin_write_RTC_STAT | ( | val | ) | bfin_write32(RTC_STAT, val) |
#define bfin_write_RTC_SWCNT | ( | val | ) | bfin_write16(RTC_SWCNT, val) |
#define bfin_write_SIC_IAR0 | ( | val | ) | bfin_write32(SIC_IAR0, val) |
#define bfin_write_SIC_IAR1 | ( | val | ) | bfin_write32(SIC_IAR1, val) |
#define bfin_write_SIC_IAR2 | ( | val | ) | bfin_write32(SIC_IAR2, val) |
#define bfin_write_SIC_IAR3 | ( | val | ) | bfin_write32(SIC_IAR3, val) |
#define bfin_write_SIC_IMASK | ( | val | ) | bfin_write32(SIC_IMASK, val) |
#define bfin_write_SIC_ISR | ( | val | ) | bfin_write32(SIC_ISR, val) |
#define bfin_write_SIC_IWR | ( | val | ) | bfin_write32(SIC_IWR, val) |
#define bfin_write_SIC_RVECT | ( | val | ) | bfin_write16(SIC_RVECT, val) |
#define bfin_write_SPI_BAUD | ( | val | ) | bfin_write16(SPI_BAUD, val) |
#define bfin_write_SPI_CTL | ( | val | ) | bfin_write16(SPI_CTL, val) |
#define bfin_write_SPI_FLG | ( | val | ) | bfin_write16(SPI_FLG, val) |
#define bfin_write_SPI_RDBR | ( | val | ) | bfin_write16(SPI_RDBR, val) |
#define bfin_write_SPI_SHADOW | ( | val | ) | bfin_write16(SPI_SHADOW, val) |
#define bfin_write_SPI_STAT | ( | val | ) | bfin_write16(SPI_STAT, val) |
#define bfin_write_SPI_TDBR | ( | val | ) | bfin_write16(SPI_TDBR, val) |
#define bfin_write_SPORT0_CHNL | ( | val | ) | bfin_write16(SPORT0_CHNL, val) |
#define bfin_write_SPORT0_MCMC1 | ( | val | ) | bfin_write16(SPORT0_MCMC1, val) |
#define bfin_write_SPORT0_MCMC2 | ( | val | ) | bfin_write16(SPORT0_MCMC2, val) |
#define bfin_write_SPORT0_RCLKDIV | ( | val | ) | bfin_write16(SPORT0_RCLKDIV, val) |
#define bfin_write_SPORT0_RCR1 | ( | val | ) | bfin_write16(SPORT0_RCR1, val) |
#define bfin_write_SPORT0_RCR2 | ( | val | ) | bfin_write16(SPORT0_RCR2, val) |
#define bfin_write_SPORT0_RFSDIV | ( | val | ) | bfin_write16(SPORT0_RFSDIV, val) |
#define bfin_write_SPORT0_RX | ( | val | ) | bfin_write32(SPORT0_RX, val) |
#define bfin_write_SPORT0_STAT | ( | val | ) | bfin_write16(SPORT0_STAT, val) |
#define bfin_write_SPORT0_TCLKDIV | ( | val | ) | bfin_write16(SPORT0_TCLKDIV, val) |
#define bfin_write_SPORT0_TCR1 | ( | val | ) | bfin_write16(SPORT0_TCR1, val) |
#define bfin_write_SPORT0_TCR2 | ( | val | ) | bfin_write16(SPORT0_TCR2, val) |
#define bfin_write_SPORT0_TFSDIV | ( | val | ) | bfin_write16(SPORT0_TFSDIV, val) |
#define bfin_write_SPORT0_TX | ( | val | ) | bfin_write32(SPORT0_TX, val) |
#define bfin_write_SPORT1_CHNL | ( | val | ) | bfin_write16(SPORT1_CHNL, val) |
#define bfin_write_SPORT1_MCMC1 | ( | val | ) | bfin_write16(SPORT1_MCMC1, val) |
#define bfin_write_SPORT1_MCMC2 | ( | val | ) | bfin_write16(SPORT1_MCMC2, val) |
#define bfin_write_SPORT1_RCLKDIV | ( | val | ) | bfin_write16(SPORT1_RCLKDIV, val) |
#define bfin_write_SPORT1_RCR1 | ( | val | ) | bfin_write16(SPORT1_RCR1, val) |
#define bfin_write_SPORT1_RCR2 | ( | val | ) | bfin_write16(SPORT1_RCR2, val) |
#define bfin_write_SPORT1_RFSDIV | ( | val | ) | bfin_write16(SPORT1_RFSDIV, val) |
#define bfin_write_SPORT1_RX | ( | val | ) | bfin_write32(SPORT1_RX, val) |
#define bfin_write_SPORT1_STAT | ( | val | ) | bfin_write16(SPORT1_STAT, val) |
#define bfin_write_SPORT1_TCLKDIV | ( | val | ) | bfin_write16(SPORT1_TCLKDIV, val) |
#define bfin_write_SPORT1_TCR1 | ( | val | ) | bfin_write16(SPORT1_TCR1, val) |
#define bfin_write_SPORT1_TCR2 | ( | val | ) | bfin_write16(SPORT1_TCR2, val) |
#define bfin_write_SPORT1_TFSDIV | ( | val | ) | bfin_write16(SPORT1_TFSDIV, val) |
#define bfin_write_SPORT1_TX | ( | val | ) | bfin_write32(SPORT1_TX, val) |
#define bfin_write_SPT0_CHNL | ( | val | ) | bfin_write16(SPT0_CHNL, val) |
#define bfin_write_SPT0_MCMC1 | ( | val | ) | bfin_write16(SPT0_MCMC1, val) |
#define bfin_write_SPT0_MCMC2 | ( | val | ) | bfin_write16(SPT0_MCMC2, val) |
#define bfin_write_SPT0_MRCS0 | ( | val | ) | bfin_write32(SPT0_MRCS0, val) |
#define bfin_write_SPT0_MRCS1 | ( | val | ) | bfin_write32(SPT0_MRCS1, val) |
#define bfin_write_SPT0_MRCS2 | ( | val | ) | bfin_write32(SPT0_MRCS2, val) |
#define bfin_write_SPT0_MRCS3 | ( | val | ) | bfin_write32(SPT0_MRCS3, val) |
#define bfin_write_SPT0_MTCS0 | ( | val | ) | bfin_write32(SPT0_MTCS0, val) |
#define bfin_write_SPT0_MTCS1 | ( | val | ) | bfin_write32(SPT0_MTCS1, val) |
#define bfin_write_SPT0_MTCS2 | ( | val | ) | bfin_write32(SPT0_MTCS2, val) |
#define bfin_write_SPT0_MTCS3 | ( | val | ) | bfin_write32(SPT0_MTCS3, val) |
#define bfin_write_SPT0_RFSDIV | ( | val | ) | bfin_write16(SPT0_RFSDIV, val) |
#define bfin_write_SPT0_RSCLKDIV | ( | val | ) | bfin_write16(SPT0_RSCLKDIV, val) |
#define bfin_write_SPT0_RX | ( | val | ) | bfin_write32(SPT0_RX, val) |
#define bfin_write_SPT0_RX_CONFIG0 | ( | val | ) | bfin_write16(SPT0_RX_CONFIG0, val) |
#define bfin_write_SPT0_RX_CONFIG1 | ( | val | ) | bfin_write16(SPT0_RX_CONFIG1, val) |
#define bfin_write_SPT0_STAT | ( | val | ) | bfin_write16(SPT0_STAT, val) |
#define bfin_write_SPT0_TFSDIV | ( | val | ) | bfin_write16(SPT0_TFSDIV, val) |
#define bfin_write_SPT0_TSCLKDIV | ( | val | ) | bfin_write16(SPT0_TSCLKDIV, val) |
#define bfin_write_SPT0_TX | ( | val | ) | bfin_write32(SPT0_TX, val) |
#define bfin_write_SPT0_TX_CONFIG0 | ( | val | ) | bfin_write16(SPT0_TX_CONFIG0, val) |
#define bfin_write_SPT0_TX_CONFIG1 | ( | val | ) | bfin_write16(SPT0_TX_CONFIG1, val) |
#define bfin_write_SPT1_CHNL | ( | val | ) | bfin_write16(SPT1_CHNL, val) |
#define bfin_write_SPT1_MCMC1 | ( | val | ) | bfin_write16(SPT1_MCMC1, val) |
#define bfin_write_SPT1_MCMC2 | ( | val | ) | bfin_write16(SPT1_MCMC2, val) |
#define bfin_write_SPT1_MRCS0 | ( | val | ) | bfin_write32(SPT1_MRCS0, val) |
#define bfin_write_SPT1_MRCS1 | ( | val | ) | bfin_write32(SPT1_MRCS1, val) |
#define bfin_write_SPT1_MRCS2 | ( | val | ) | bfin_write32(SPT1_MRCS2, val) |
#define bfin_write_SPT1_MRCS3 | ( | val | ) | bfin_write32(SPT1_MRCS3, val) |
#define bfin_write_SPT1_MTCS0 | ( | val | ) | bfin_write32(SPT1_MTCS0, val) |
#define bfin_write_SPT1_MTCS1 | ( | val | ) | bfin_write32(SPT1_MTCS1, val) |
#define bfin_write_SPT1_MTCS2 | ( | val | ) | bfin_write32(SPT1_MTCS2, val) |
#define bfin_write_SPT1_MTCS3 | ( | val | ) | bfin_write32(SPT1_MTCS3, val) |
#define bfin_write_SPT1_RFSDIV | ( | val | ) | bfin_write16(SPT1_RFSDIV, val) |
#define bfin_write_SPT1_RSCLKDIV | ( | val | ) | bfin_write16(SPT1_RSCLKDIV, val) |
#define bfin_write_SPT1_RX | ( | val | ) | bfin_write16(SPT1_RX, val) |
#define bfin_write_SPT1_RX_CONFIG0 | ( | val | ) | bfin_write16(SPT1_RX_CONFIG0, val) |
#define bfin_write_SPT1_RX_CONFIG1 | ( | val | ) | bfin_write16(SPT1_RX_CONFIG1, val) |
#define bfin_write_SPT1_STAT | ( | val | ) | bfin_write16(SPT1_STAT, val) |
#define bfin_write_SPT1_TFSDIV | ( | val | ) | bfin_write16(SPT1_TFSDIV, val) |
#define bfin_write_SPT1_TSCLKDIV | ( | val | ) | bfin_write16(SPT1_TSCLKDIV, val) |
#define bfin_write_SPT1_TX | ( | val | ) | bfin_write16(SPT1_TX, val) |
#define bfin_write_SPT1_TX_CONFIG0 | ( | val | ) | bfin_write16(SPT1_TX_CONFIG0, val) |
#define bfin_write_SPT1_TX_CONFIG1 | ( | val | ) | bfin_write16(SPT1_TX_CONFIG1, val) |
#define bfin_write_SRAM_BASE_ADDR | ( | val | ) | bfin_writePTR(SRAM_BASE_ADDR, val) |
#define bfin_write_SWRST | ( | val | ) | bfin_write32(SWRST, val) |
#define bfin_write_SYSCR | ( | val | ) | bfin_write32(SYSCR, val) |
#define bfin_write_TBUF | ( | val | ) | bfin_writePTR(TBUF, val) |
#define bfin_write_TBUFCTL | ( | val | ) | bfin_write32(TBUFCTL, val) |
#define bfin_write_TBUFSTAT | ( | val | ) | bfin_write32(TBUFSTAT, val) |
#define bfin_write_TCNTL | ( | val | ) | bfin_write32(TCNTL, val) |
#define bfin_write_TCOUNT | ( | val | ) | bfin_write32(TCOUNT, val) |
#define bfin_write_TIMER0_CONFIG | ( | val | ) | bfin_write16(TIMER0_CONFIG, val) |
#define bfin_write_TIMER0_COUNTER | ( | val | ) | bfin_write32(TIMER0_COUNTER, val) |
#define bfin_write_TIMER0_PERIOD | ( | val | ) | bfin_write32(TIMER0_PERIOD, val) |
#define bfin_write_TIMER0_WIDTH | ( | val | ) | bfin_write32(TIMER0_WIDTH, val) |
#define bfin_write_TIMER1_CONFIG | ( | val | ) | bfin_write16(TIMER1_CONFIG, val) |
#define bfin_write_TIMER1_COUNTER | ( | val | ) | bfin_write32(TIMER1_COUNTER, val) |
#define bfin_write_TIMER1_PERIOD | ( | val | ) | bfin_write32(TIMER1_PERIOD, val) |
#define bfin_write_TIMER1_WIDTH | ( | val | ) | bfin_write32(TIMER1_WIDTH, val) |
#define bfin_write_TIMER2_CONFIG | ( | val | ) | bfin_write16(TIMER2_CONFIG, val) |
#define bfin_write_TIMER2_COUNTER | ( | val | ) | bfin_write32(TIMER2_COUNTER, val) |
#define bfin_write_TIMER2_PERIOD | ( | val | ) | bfin_write32(TIMER2_PERIOD, val) |
#define bfin_write_TIMER2_WIDTH | ( | val | ) | bfin_write32(TIMER2_WIDTH, val) |
#define bfin_write_TIMER_DISABLE | ( | val | ) | bfin_write16(TIMER_DISABLE, val) |
#define bfin_write_TIMER_ENABLE | ( | val | ) | bfin_write16(TIMER_ENABLE, val) |
#define bfin_write_TIMER_STATUS | ( | val | ) | bfin_write16(TIMER_STATUS, val) |
#define bfin_write_TPERIOD | ( | val | ) | bfin_write32(TPERIOD, val) |
#define bfin_write_TSCALE | ( | val | ) | bfin_write32(TSCALE, val) |
#define bfin_write_UART_DLH | ( | val | ) | bfin_write16(UART_DLH, val) |
#define bfin_write_UART_DLL | ( | val | ) | bfin_write16(UART_DLL, val) |
#define bfin_write_UART_GCTL | ( | val | ) | bfin_write16(UART_GCTL, val) |
#define bfin_write_UART_IER | ( | val | ) | bfin_write16(UART_IER, val) |
#define bfin_write_UART_IIR | ( | val | ) | bfin_write16(UART_IIR, val) |
#define bfin_write_UART_LCR | ( | val | ) | bfin_write16(UART_LCR, val) |
#define bfin_write_UART_LSR | ( | val | ) | bfin_write16(UART_LSR, val) |
#define bfin_write_UART_MCR | ( | val | ) | bfin_write16(UART_MCR, val) |
#define bfin_write_UART_RBR | ( | val | ) | bfin_write16(UART_RBR, val) |
#define bfin_write_UART_SCR | ( | val | ) | bfin_write16(UART_SCR, val) |
#define bfin_write_UART_THR | ( | val | ) | bfin_write16(UART_THR, val) |
#define bfin_write_VR_CTL | ( | val | ) | bfin_write16(VR_CTL, val) |
#define bfin_write_WDOG_CNT | ( | val | ) | bfin_write32(WDOG_CNT, val) |
#define bfin_write_WDOG_CTL | ( | val | ) | bfin_write16(WDOG_CTL, val) |
#define bfin_write_WDOG_STAT | ( | val | ) | bfin_write32(WDOG_STAT, val) |
#define pCHIPID ((uint32_t volatile *)CHIPID) |
#define pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) |
#define pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) |
#define pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) |
#define pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) |
#define pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) |
#define pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) |
#define pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) |
#define pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) |
#define pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) |
#define pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) |
#define pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) |
#define pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) |
#define pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) |
#define pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) |
#define pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) |
#define pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) |
#define pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) |
#define pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) |
#define pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) |
#define pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) |
#define pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) |
#define pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) |
#define pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) |
#define pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) |
#define pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) |
#define pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) |
#define pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) |
#define pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) |
#define pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) |
#define pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) |
#define pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) |
#define pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) |
#define pDCPLB_FAULT_ADDR ((uint32_t volatile *)DCPLB_FAULT_ADDR) |
#define pDCPLB_FAULT_STATUS ((uint32_t volatile *)DCPLB_FAULT_STATUS) |
#define pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) |
#define pDMA0_CURR_ADDR ((uint32_t volatile *)DMA0_CURR_ADDR) |
#define pDMA0_CURR_DESC_PTR ((uint32_t volatile *)DMA0_CURR_DESC_PTR) |
#define pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT) |
#define pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT) |
#define pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS) |
#define pDMA0_NEXT_DESC_PTR ((uint32_t volatile *)DMA0_NEXT_DESC_PTR) |
#define pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP) |
#define pDMA0_START_ADDR ((uint32_t volatile *)DMA0_START_ADDR) |
#define pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT) |
#define pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY) |
#define pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT) |
#define pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY) |
#define pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) |
#define pDMA1_CURR_ADDR ((uint32_t volatile *)DMA1_CURR_ADDR) |
#define pDMA1_CURR_DESC_PTR ((uint32_t volatile *)DMA1_CURR_DESC_PTR) |
#define pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT) |
#define pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT) |
#define pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS) |
#define pDMA1_NEXT_DESC_PTR ((uint32_t volatile *)DMA1_NEXT_DESC_PTR) |
#define pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP) |
#define pDMA1_START_ADDR ((uint32_t volatile *)DMA1_START_ADDR) |
#define pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT) |
#define pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY) |
#define pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT) |
#define pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY) |
#define pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) |
#define pDMA2_CURR_ADDR ((uint32_t volatile *)DMA2_CURR_ADDR) |
#define pDMA2_CURR_DESC_PTR ((uint32_t volatile *)DMA2_CURR_DESC_PTR) |
#define pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT) |
#define pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT) |
#define pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS) |
#define pDMA2_NEXT_DESC_PTR ((uint32_t volatile *)DMA2_NEXT_DESC_PTR) |
#define pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP) |
#define pDMA2_START_ADDR ((uint32_t volatile *)DMA2_START_ADDR) |
#define pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT) |
#define pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY) |
#define pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT) |
#define pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY) |
#define pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) |
#define pDMA3_CURR_ADDR ((uint32_t volatile *)DMA3_CURR_ADDR) |
#define pDMA3_CURR_DESC_PTR ((uint32_t volatile *)DMA3_CURR_DESC_PTR) |
#define pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT) |
#define pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT) |
#define pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS) |
#define pDMA3_NEXT_DESC_PTR ((uint32_t volatile *)DMA3_NEXT_DESC_PTR) |
#define pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP) |
#define pDMA3_START_ADDR ((uint32_t volatile *)DMA3_START_ADDR) |
#define pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT) |
#define pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY) |
#define pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT) |
#define pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY) |
#define pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) |
#define pDMA4_CURR_ADDR ((uint32_t volatile *)DMA4_CURR_ADDR) |
#define pDMA4_CURR_DESC_PTR ((uint32_t volatile *)DMA4_CURR_DESC_PTR) |
#define pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT) |
#define pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT) |
#define pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS) |
#define pDMA4_NEXT_DESC_PTR ((uint32_t volatile *)DMA4_NEXT_DESC_PTR) |
#define pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP) |
#define pDMA4_START_ADDR ((uint32_t volatile *)DMA4_START_ADDR) |
#define pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT) |
#define pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY) |
#define pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT) |
#define pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY) |
#define pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) |
#define pDMA5_CURR_ADDR ((uint32_t volatile *)DMA5_CURR_ADDR) |
#define pDMA5_CURR_DESC_PTR ((uint32_t volatile *)DMA5_CURR_DESC_PTR) |
#define pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT) |
#define pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT) |
#define pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS) |
#define pDMA5_NEXT_DESC_PTR ((uint32_t volatile *)DMA5_NEXT_DESC_PTR) |
#define pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP) |
#define pDMA5_START_ADDR ((uint32_t volatile *)DMA5_START_ADDR) |
#define pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT) |
#define pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY) |
#define pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT) |
#define pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY) |
#define pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) |
#define pDMA6_CURR_ADDR ((uint32_t volatile *)DMA6_CURR_ADDR) |
#define pDMA6_CURR_DESC_PTR ((uint32_t volatile *)DMA6_CURR_DESC_PTR) |
#define pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT) |
#define pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT) |
#define pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS) |
#define pDMA6_NEXT_DESC_PTR ((uint32_t volatile *)DMA6_NEXT_DESC_PTR) |
#define pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP) |
#define pDMA6_START_ADDR ((uint32_t volatile *)DMA6_START_ADDR) |
#define pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT) |
#define pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY) |
#define pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT) |
#define pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY) |
#define pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) |
#define pDMA7_CURR_ADDR ((uint32_t volatile *)DMA7_CURR_ADDR) |
#define pDMA7_CURR_DESC_PTR ((uint32_t volatile *)DMA7_CURR_DESC_PTR) |
#define pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT) |
#define pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT) |
#define pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS) |
#define pDMA7_NEXT_DESC_PTR ((uint32_t volatile *)DMA7_NEXT_DESC_PTR) |
#define pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP) |
#define pDMA7_START_ADDR ((uint32_t volatile *)DMA7_START_ADDR) |
#define pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT) |
#define pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY) |
#define pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT) |
#define pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY) |
#define pDMA_TC_CNT ((uint16_t volatile *)DMA_TC_CNT) |
#define pDMA_TC_PER ((uint16_t volatile *)DMA_TC_PER) |
#define pDMAFLX0_CURXCOUNT ((uint16_t volatile *)DMAFLX0_CURXCOUNT) |
#define pDMAFLX0_CURYCOUNT ((uint16_t volatile *)DMAFLX0_CURYCOUNT) |
#define pDMAFLX0_DMACNFG ((uint16_t volatile *)DMAFLX0_DMACNFG) |
#define pDMAFLX0_IRQSTAT ((uint16_t volatile *)DMAFLX0_IRQSTAT) |
#define pDMAFLX0_PMAP ((uint16_t volatile *)DMAFLX0_PMAP) |
#define pDMAFLX0_XCOUNT ((uint16_t volatile *)DMAFLX0_XCOUNT) |
#define pDMAFLX0_XMODIFY ((uint16_t volatile *)DMAFLX0_XMODIFY) |
#define pDMAFLX0_YCOUNT ((uint16_t volatile *)DMAFLX0_YCOUNT) |
#define pDMAFLX0_YMODIFY ((uint16_t volatile *)DMAFLX0_YMODIFY) |
#define pDMAFLX1_CURXCOUNT ((uint16_t volatile *)DMAFLX1_CURXCOUNT) |
#define pDMAFLX1_CURYCOUNT ((uint16_t volatile *)DMAFLX1_CURYCOUNT) |
#define pDMAFLX1_DMACNFG ((uint16_t volatile *)DMAFLX1_DMACNFG) |
#define pDMAFLX1_IRQSTAT ((uint16_t volatile *)DMAFLX1_IRQSTAT) |
#define pDMAFLX1_PMAP ((uint16_t volatile *)DMAFLX1_PMAP) |
#define pDMAFLX1_XCOUNT ((uint16_t volatile *)DMAFLX1_XCOUNT) |
#define pDMAFLX1_XMODIFY ((uint16_t volatile *)DMAFLX1_XMODIFY) |
#define pDMAFLX1_YCOUNT ((uint16_t volatile *)DMAFLX1_YCOUNT) |
#define pDMAFLX1_YMODIFY ((uint16_t volatile *)DMAFLX1_YMODIFY) |
#define pDMAFLX2_CURXCOUNT ((uint16_t volatile *)DMAFLX2_CURXCOUNT) |
#define pDMAFLX2_CURYCOUNT ((uint16_t volatile *)DMAFLX2_CURYCOUNT) |
#define pDMAFLX2_DMACNFG ((uint16_t volatile *)DMAFLX2_DMACNFG) |
#define pDMAFLX2_IRQSTAT ((uint16_t volatile *)DMAFLX2_IRQSTAT) |
#define pDMAFLX2_PMAP ((uint16_t volatile *)DMAFLX2_PMAP) |
#define pDMAFLX2_XCOUNT ((uint16_t volatile *)DMAFLX2_XCOUNT) |
#define pDMAFLX2_XMODIFY ((uint16_t volatile *)DMAFLX2_XMODIFY) |
#define pDMAFLX2_YCOUNT ((uint16_t volatile *)DMAFLX2_YCOUNT) |
#define pDMAFLX2_YMODIFY ((uint16_t volatile *)DMAFLX2_YMODIFY) |
#define pDMAFLX3_CURXCOUNT ((uint16_t volatile *)DMAFLX3_CURXCOUNT) |
#define pDMAFLX3_CURYCOUNT ((uint16_t volatile *)DMAFLX3_CURYCOUNT) |
#define pDMAFLX3_DMACNFG ((uint16_t volatile *)DMAFLX3_DMACNFG) |
#define pDMAFLX3_IRQSTAT ((uint16_t volatile *)DMAFLX3_IRQSTAT) |
#define pDMAFLX3_PMAP ((uint16_t volatile *)DMAFLX3_PMAP) |
#define pDMAFLX3_XCOUNT ((uint16_t volatile *)DMAFLX3_XCOUNT) |
#define pDMAFLX3_XMODIFY ((uint16_t volatile *)DMAFLX3_XMODIFY) |
#define pDMAFLX3_YCOUNT ((uint16_t volatile *)DMAFLX3_YCOUNT) |
#define pDMAFLX3_YMODIFY ((uint16_t volatile *)DMAFLX3_YMODIFY) |
#define pDMAFLX4_CURXCOUNT ((uint16_t volatile *)DMAFLX4_CURXCOUNT) |
#define pDMAFLX4_CURYCOUNT ((uint16_t volatile *)DMAFLX4_CURYCOUNT) |
#define pDMAFLX4_DMACNFG ((uint16_t volatile *)DMAFLX4_DMACNFG) |
#define pDMAFLX4_IRQSTAT ((uint16_t volatile *)DMAFLX4_IRQSTAT) |
#define pDMAFLX4_PMAP ((uint16_t volatile *)DMAFLX4_PMAP) |
#define pDMAFLX4_XCOUNT ((uint16_t volatile *)DMAFLX4_XCOUNT) |
#define pDMAFLX4_XMODIFY ((uint16_t volatile *)DMAFLX4_XMODIFY) |
#define pDMAFLX4_YCOUNT ((uint16_t volatile *)DMAFLX4_YCOUNT) |
#define pDMAFLX4_YMODIFY ((uint16_t volatile *)DMAFLX4_YMODIFY) |
#define pDMAFLX5_CURXCOUNT ((uint16_t volatile *)DMAFLX5_CURXCOUNT) |
#define pDMAFLX5_CURYCOUNT ((uint16_t volatile *)DMAFLX5_CURYCOUNT) |
#define pDMAFLX5_DMACNFG ((uint16_t volatile *)DMAFLX5_DMACNFG) |
#define pDMAFLX5_IRQSTAT ((uint16_t volatile *)DMAFLX5_IRQSTAT) |
#define pDMAFLX5_PMAP ((uint16_t volatile *)DMAFLX5_PMAP) |
#define pDMAFLX5_XCOUNT ((uint16_t volatile *)DMAFLX5_XCOUNT) |
#define pDMAFLX5_XMODIFY ((uint16_t volatile *)DMAFLX5_XMODIFY) |
#define pDMAFLX5_YCOUNT ((uint16_t volatile *)DMAFLX5_YCOUNT) |
#define pDMAFLX5_YMODIFY ((uint16_t volatile *)DMAFLX5_YMODIFY) |
#define pDMAFLX6_CURXCOUNT ((uint16_t volatile *)DMAFLX6_CURXCOUNT) |
#define pDMAFLX6_CURYCOUNT ((uint16_t volatile *)DMAFLX6_CURYCOUNT) |
#define pDMAFLX6_DMACNFG ((uint16_t volatile *)DMAFLX6_DMACNFG) |
#define pDMAFLX6_IRQSTAT ((uint16_t volatile *)DMAFLX6_IRQSTAT) |
#define pDMAFLX6_PMAP ((uint16_t volatile *)DMAFLX6_PMAP) |
#define pDMAFLX6_XCOUNT ((uint16_t volatile *)DMAFLX6_XCOUNT) |
#define pDMAFLX6_XMODIFY ((uint16_t volatile *)DMAFLX6_XMODIFY) |
#define pDMAFLX6_YCOUNT ((uint16_t volatile *)DMAFLX6_YCOUNT) |
#define pDMAFLX6_YMODIFY ((uint16_t volatile *)DMAFLX6_YMODIFY) |
#define pDMAFLX7_CURXCOUNT ((uint16_t volatile *)DMAFLX7_CURXCOUNT) |
#define pDMAFLX7_CURYCOUNT ((uint16_t volatile *)DMAFLX7_CURYCOUNT) |
#define pDMAFLX7_DMACNFG ((uint16_t volatile *)DMAFLX7_DMACNFG) |
#define pDMAFLX7_IRQSTAT ((uint16_t volatile *)DMAFLX7_IRQSTAT) |
#define pDMAFLX7_PMAP ((uint16_t volatile *)DMAFLX7_PMAP) |
#define pDMAFLX7_XCOUNT ((uint16_t volatile *)DMAFLX7_XCOUNT) |
#define pDMAFLX7_XMODIFY ((uint16_t volatile *)DMAFLX7_XMODIFY) |
#define pDMAFLX7_YCOUNT ((uint16_t volatile *)DMAFLX7_YCOUNT) |
#define pDMAFLX7_YMODIFY ((uint16_t volatile *)DMAFLX7_YMODIFY) |
#define pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) |
#define pDSPID ((uint32_t volatile *)DSPID) |
#define pDTECOMMAND ((uint32_t volatile *)DTECOMMAND) |
#define pDTEDATA0 ((uint32_t volatile *)DTEDATA0) |
#define pDTEDATA1 ((uint32_t volatile *)DTEDATA1) |
#define pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0) |
#define pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1) |
#define pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL) |
#define pEBIU_SDBCTL ((uint16_t volatile *)EBIU_SDBCTL) |
#define pEBIU_SDGCTL ((uint32_t volatile *)EBIU_SDGCTL) |
#define pEBIU_SDRRC ((uint16_t volatile *)EBIU_SDRRC) |
#define pEBIU_SDSTAT ((uint16_t volatile *)EBIU_SDSTAT) |
#define pEVT0 ((void * volatile *)EVT0) |
#define pEVT1 ((void * volatile *)EVT1) |
#define pEVT10 ((void * volatile *)EVT10) |
#define pEVT11 ((void * volatile *)EVT11) |
#define pEVT12 ((void * volatile *)EVT12) |
#define pEVT13 ((void * volatile *)EVT13) |
#define pEVT14 ((void * volatile *)EVT14) |
#define pEVT15 ((void * volatile *)EVT15) |
#define pEVT2 ((void * volatile *)EVT2) |
#define pEVT3 ((void * volatile *)EVT3) |
#define pEVT4 ((void * volatile *)EVT4) |
#define pEVT5 ((void * volatile *)EVT5) |
#define pEVT6 ((void * volatile *)EVT6) |
#define pEVT7 ((void * volatile *)EVT7) |
#define pEVT8 ((void * volatile *)EVT8) |
#define pEVT9 ((void * volatile *)EVT9) |
#define pEVT_OVERRIDE ((uint32_t volatile *)EVT_OVERRIDE) |
#define pFIO_BOTH ((uint16_t volatile *)FIO_BOTH) |
#define pFIO_DIR ((uint16_t volatile *)FIO_DIR) |
#define pFIO_EDGE ((uint16_t volatile *)FIO_EDGE) |
#define pFIO_FLAG_C ((uint16_t volatile *)FIO_FLAG_C) |
#define pFIO_FLAG_D ((uint16_t volatile *)FIO_FLAG_D) |
#define pFIO_FLAG_S ((uint16_t volatile *)FIO_FLAG_S) |
#define pFIO_FLAG_T ((uint16_t volatile *)FIO_FLAG_T) |
#define pFIO_INEN ((uint16_t volatile *)FIO_INEN) |
#define pFIO_MASKA_C ((uint16_t volatile *)FIO_MASKA_C) |
#define pFIO_MASKA_D ((uint16_t volatile *)FIO_MASKA_D) |
#define pFIO_MASKA_S ((uint16_t volatile *)FIO_MASKA_S) |
#define pFIO_MASKA_T ((uint16_t volatile *)FIO_MASKA_T) |
#define pFIO_MASKB_C ((uint16_t volatile *)FIO_MASKB_C) |
#define pFIO_MASKB_D ((uint16_t volatile *)FIO_MASKB_D) |
#define pFIO_MASKB_S ((uint16_t volatile *)FIO_MASKB_S) |
#define pFIO_MASKB_T ((uint16_t volatile *)FIO_MASKB_T) |
#define pFIO_POLAR ((uint16_t volatile *)FIO_POLAR) |
#define pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) |
#define pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) |
#define pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) |
#define pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) |
#define pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) |
#define pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) |
#define pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) |
#define pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) |
#define pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) |
#define pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) |
#define pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) |
#define pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) |
#define pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) |
#define pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) |
#define pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) |
#define pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) |
#define pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) |
#define pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) |
#define pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) |
#define pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) |
#define pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) |
#define pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) |
#define pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) |
#define pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) |
#define pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) |
#define pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) |
#define pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) |
#define pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) |
#define pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) |
#define pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) |
#define pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) |
#define pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) |
#define pICPLB_FAULT_ADDR ((uint32_t volatile *)ICPLB_FAULT_ADDR) |
#define pICPLB_FAULT_STATUS ((uint32_t volatile *)ICPLB_FAULT_STATUS) |
#define pILAT ((uint32_t volatile *)ILAT) |
#define pIMASK ((uint32_t volatile *)IMASK) |
#define pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) |
#define pIPEND ((uint32_t volatile *)IPEND) |
#define pIPRIO ((uint32_t volatile *)IPRIO) |
#define pITECOMMAND ((uint32_t volatile *)ITECOMMAND) |
#define pITEDATA0 ((uint32_t volatile *)ITEDATA0) |
#define pITEDATA1 ((uint32_t volatile *)ITEDATA1) |
#define pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG) |
#define pMDMA_D0_CURR_ADDR ((uint32_t volatile *)MDMA_D0_CURR_ADDR) |
#define pMDMA_D0_CURR_DESC_PTR ((uint32_t volatile *)MDMA_D0_CURR_DESC_PTR) |
#define pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT) |
#define pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT) |
#define pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS) |
#define pMDMA_D0_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_D0_NEXT_DESC_PTR) |
#define pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP) |
#define pMDMA_D0_START_ADDR ((uint32_t volatile *)MDMA_D0_START_ADDR) |
#define pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT) |
#define pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY) |
#define pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT) |
#define pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY) |
#define pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) |
#define pMDMA_D1_CURR_ADDR ((uint32_t volatile *)MDMA_D1_CURR_ADDR) |
#define pMDMA_D1_CURR_DESC_PTR ((uint32_t volatile *)MDMA_D1_CURR_DESC_PTR) |
#define pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT) |
#define pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT) |
#define pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS) |
#define pMDMA_D1_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_D1_NEXT_DESC_PTR) |
#define pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP) |
#define pMDMA_D1_START_ADDR ((uint32_t volatile *)MDMA_D1_START_ADDR) |
#define pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT) |
#define pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY) |
#define pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT) |
#define pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY) |
#define pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG) |
#define pMDMA_S0_CURR_ADDR ((uint32_t volatile *)MDMA_S0_CURR_ADDR) |
#define pMDMA_S0_CURR_DESC_PTR ((uint32_t volatile *)MDMA_S0_CURR_DESC_PTR) |
#define pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT) |
#define pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT) |
#define pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS) |
#define pMDMA_S0_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_S0_NEXT_DESC_PTR) |
#define pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP) |
#define pMDMA_S0_START_ADDR ((uint32_t volatile *)MDMA_S0_START_ADDR) |
#define pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT) |
#define pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY) |
#define pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT) |
#define pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY) |
#define pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG) |
#define pMDMA_S1_CURR_ADDR ((uint32_t volatile *)MDMA_S1_CURR_ADDR) |
#define pMDMA_S1_CURR_DESC_PTR ((uint32_t volatile *)MDMA_S1_CURR_DESC_PTR) |
#define pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT) |
#define pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT) |
#define pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS) |
#define pMDMA_S1_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_S1_NEXT_DESC_PTR) |
#define pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP) |
#define pMDMA_S1_START_ADDR ((uint32_t volatile *)MDMA_S1_START_ADDR) |
#define pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT) |
#define pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY) |
#define pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT) |
#define pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY) |
#define pMDMAFLX0_CURXCOUNT_D ((uint16_t volatile *)MDMAFLX0_CURXCOUNT_D) |
#define pMDMAFLX0_CURXCOUNT_S ((uint16_t volatile *)MDMAFLX0_CURXCOUNT_S) |
#define pMDMAFLX0_CURYCOUNT_D ((uint16_t volatile *)MDMAFLX0_CURYCOUNT_D) |
#define pMDMAFLX0_CURYCOUNT_S ((uint16_t volatile *)MDMAFLX0_CURYCOUNT_S) |
#define pMDMAFLX0_DMACNFG_D ((uint16_t volatile *)MDMAFLX0_DMACNFG_D) |
#define pMDMAFLX0_DMACNFG_S ((uint16_t volatile *)MDMAFLX0_DMACNFG_S) |
#define pMDMAFLX0_IRQSTAT_D ((uint16_t volatile *)MDMAFLX0_IRQSTAT_D) |
#define pMDMAFLX0_IRQSTAT_S ((uint16_t volatile *)MDMAFLX0_IRQSTAT_S) |
#define pMDMAFLX0_PMAP_D ((uint16_t volatile *)MDMAFLX0_PMAP_D) |
#define pMDMAFLX0_PMAP_S ((uint16_t volatile *)MDMAFLX0_PMAP_S) |
#define pMDMAFLX0_XCOUNT_D ((uint16_t volatile *)MDMAFLX0_XCOUNT_D) |
#define pMDMAFLX0_XCOUNT_S ((uint16_t volatile *)MDMAFLX0_XCOUNT_S) |
#define pMDMAFLX0_XMODIFY_D ((uint16_t volatile *)MDMAFLX0_XMODIFY_D) |
#define pMDMAFLX0_XMODIFY_S ((uint16_t volatile *)MDMAFLX0_XMODIFY_S) |
#define pMDMAFLX0_YCOUNT_D ((uint16_t volatile *)MDMAFLX0_YCOUNT_D) |
#define pMDMAFLX0_YCOUNT_S ((uint16_t volatile *)MDMAFLX0_YCOUNT_S) |
#define pMDMAFLX0_YMODIFY_D ((uint16_t volatile *)MDMAFLX0_YMODIFY_D) |
#define pMDMAFLX0_YMODIFY_S ((uint16_t volatile *)MDMAFLX0_YMODIFY_S) |
#define pMDMAFLX1_CURXCOUNT_D ((uint16_t volatile *)MDMAFLX1_CURXCOUNT_D) |
#define pMDMAFLX1_CURXCOUNT_S ((uint16_t volatile *)MDMAFLX1_CURXCOUNT_S) |
#define pMDMAFLX1_CURYCOUNT_D ((uint16_t volatile *)MDMAFLX1_CURYCOUNT_D) |
#define pMDMAFLX1_CURYCOUNT_S ((uint16_t volatile *)MDMAFLX1_CURYCOUNT_S) |
#define pMDMAFLX1_DMACNFG_D ((uint16_t volatile *)MDMAFLX1_DMACNFG_D) |
#define pMDMAFLX1_DMACNFG_S ((uint16_t volatile *)MDMAFLX1_DMACNFG_S) |
#define pMDMAFLX1_IRQSTAT_D ((uint16_t volatile *)MDMAFLX1_IRQSTAT_D) |
#define pMDMAFLX1_IRQSTAT_S ((uint16_t volatile *)MDMAFLX1_IRQSTAT_S) |
#define pMDMAFLX1_PMAP_D ((uint16_t volatile *)MDMAFLX1_PMAP_D) |
#define pMDMAFLX1_PMAP_S ((uint16_t volatile *)MDMAFLX1_PMAP_S) |
#define pMDMAFLX1_XCOUNT_D ((uint16_t volatile *)MDMAFLX1_XCOUNT_D) |
#define pMDMAFLX1_XCOUNT_S ((uint16_t volatile *)MDMAFLX1_XCOUNT_S) |
#define pMDMAFLX1_XMODIFY_D ((uint16_t volatile *)MDMAFLX1_XMODIFY_D) |
#define pMDMAFLX1_XMODIFY_S ((uint16_t volatile *)MDMAFLX1_XMODIFY_S) |
#define pMDMAFLX1_YCOUNT_D ((uint16_t volatile *)MDMAFLX1_YCOUNT_D) |
#define pMDMAFLX1_YCOUNT_S ((uint16_t volatile *)MDMAFLX1_YCOUNT_S) |
#define pMDMAFLX1_YMODIFY_D ((uint16_t volatile *)MDMAFLX1_YMODIFY_D) |
#define pMDMAFLX1_YMODIFY_S ((uint16_t volatile *)MDMAFLX1_YMODIFY_S) |
#define pPFCNTR0 ((uint32_t volatile *)PFCNTR0) |
#define pPFCNTR1 ((uint32_t volatile *)PFCNTR1) |
#define pPFCTL ((uint32_t volatile *)PFCTL) |
#define pPLL_CTL ((uint16_t volatile *)PLL_CTL) |
#define pPLL_DIV ((uint16_t volatile *)PLL_DIV) |
#define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) |
#define pPLL_STAT ((uint16_t volatile *)PLL_STAT) |
#define pPPI_CONTROL ((uint16_t volatile *)PPI_CONTROL) |
#define pPPI_COUNT ((uint16_t volatile *)PPI_COUNT) |
#define pPPI_DELAY ((uint16_t volatile *)PPI_DELAY) |
#define pPPI_FRAME ((uint16_t volatile *)PPI_FRAME) |
#define pPPI_STATUS ((uint16_t volatile *)PPI_STATUS) |
#define pRTC_ALARM ((uint32_t volatile *)RTC_ALARM) |
#define pRTC_ICTL ((uint16_t volatile *)RTC_ICTL) |
#define pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT) |
#define pRTC_PREN ((uint16_t volatile *)RTC_PREN) |
#define pRTC_STAT ((uint32_t volatile *)RTC_STAT) |
#define pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT) |
#define pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) |
#define pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) |
#define pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) |
#define pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) |
#define pSIC_IMASK ((uint32_t volatile *)SIC_IMASK) |
#define pSIC_ISR ((uint32_t volatile *)SIC_ISR) |
#define pSIC_IWR ((uint32_t volatile *)SIC_IWR) |
#define pSIC_RVECT ((uint16_t volatile *)SIC_RVECT) |
#define pSPI_BAUD ((uint16_t volatile *)SPI_BAUD) |
#define pSPI_CTL ((uint16_t volatile *)SPI_CTL) |
#define pSPI_FLG ((uint16_t volatile *)SPI_FLG) |
#define pSPI_RDBR ((uint16_t volatile *)SPI_RDBR) |
#define pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW) |
#define pSPI_STAT ((uint16_t volatile *)SPI_STAT) |
#define pSPI_TDBR ((uint16_t volatile *)SPI_TDBR) |
#define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) |
#define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) |
#define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) |
#define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) |
#define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) |
#define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) |
#define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) |
#define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) |
#define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) |
#define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) |
#define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) |
#define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) |
#define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) |
#define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) |
#define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) |
#define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) |
#define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) |
#define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) |
#define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) |
#define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) |
#define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) |
#define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) |
#define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) |
#define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) |
#define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) |
#define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) |
#define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) |
#define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) |
#define pSPT0_CHNL ((uint16_t volatile *)SPT0_CHNL) |
#define pSPT0_MCMC1 ((uint16_t volatile *)SPT0_MCMC1) |
#define pSPT0_MCMC2 ((uint16_t volatile *)SPT0_MCMC2) |
#define pSPT0_MRCS0 ((uint32_t volatile *)SPT0_MRCS0) |
#define pSPT0_MRCS1 ((uint32_t volatile *)SPT0_MRCS1) |
#define pSPT0_MRCS2 ((uint32_t volatile *)SPT0_MRCS2) |
#define pSPT0_MRCS3 ((uint32_t volatile *)SPT0_MRCS3) |
#define pSPT0_MTCS0 ((uint32_t volatile *)SPT0_MTCS0) |
#define pSPT0_MTCS1 ((uint32_t volatile *)SPT0_MTCS1) |
#define pSPT0_MTCS2 ((uint32_t volatile *)SPT0_MTCS2) |
#define pSPT0_MTCS3 ((uint32_t volatile *)SPT0_MTCS3) |
#define pSPT0_RFSDIV ((uint16_t volatile *)SPT0_RFSDIV) |
#define pSPT0_RSCLKDIV ((uint16_t volatile *)SPT0_RSCLKDIV) |
#define pSPT0_RX ((uint32_t volatile *)SPT0_RX) |
#define pSPT0_RX_CONFIG0 ((uint16_t volatile *)SPT0_RX_CONFIG0) |
#define pSPT0_RX_CONFIG1 ((uint16_t volatile *)SPT0_RX_CONFIG1) |
#define pSPT0_STAT ((uint16_t volatile *)SPT0_STAT) |
#define pSPT0_TFSDIV ((uint16_t volatile *)SPT0_TFSDIV) |
#define pSPT0_TSCLKDIV ((uint16_t volatile *)SPT0_TSCLKDIV) |
#define pSPT0_TX ((uint32_t volatile *)SPT0_TX) |
#define pSPT0_TX_CONFIG0 ((uint16_t volatile *)SPT0_TX_CONFIG0) |
#define pSPT0_TX_CONFIG1 ((uint16_t volatile *)SPT0_TX_CONFIG1) |
#define pSPT1_CHNL ((uint16_t volatile *)SPT1_CHNL) |
#define pSPT1_MCMC1 ((uint16_t volatile *)SPT1_MCMC1) |
#define pSPT1_MCMC2 ((uint16_t volatile *)SPT1_MCMC2) |
#define pSPT1_MRCS0 ((uint32_t volatile *)SPT1_MRCS0) |
#define pSPT1_MRCS1 ((uint32_t volatile *)SPT1_MRCS1) |
#define pSPT1_MRCS2 ((uint32_t volatile *)SPT1_MRCS2) |
#define pSPT1_MRCS3 ((uint32_t volatile *)SPT1_MRCS3) |
#define pSPT1_MTCS0 ((uint32_t volatile *)SPT1_MTCS0) |
#define pSPT1_MTCS1 ((uint32_t volatile *)SPT1_MTCS1) |
#define pSPT1_MTCS2 ((uint32_t volatile *)SPT1_MTCS2) |
#define pSPT1_MTCS3 ((uint32_t volatile *)SPT1_MTCS3) |
#define pSPT1_RFSDIV ((uint16_t volatile *)SPT1_RFSDIV) |
#define pSPT1_RSCLKDIV ((uint16_t volatile *)SPT1_RSCLKDIV) |
#define pSPT1_RX ((uint16_t volatile *)SPT1_RX) |
#define pSPT1_RX_CONFIG0 ((uint16_t volatile *)SPT1_RX_CONFIG0) |
#define pSPT1_RX_CONFIG1 ((uint16_t volatile *)SPT1_RX_CONFIG1) |
#define pSPT1_STAT ((uint16_t volatile *)SPT1_STAT) |
#define pSPT1_TFSDIV ((uint16_t volatile *)SPT1_TFSDIV) |
#define pSPT1_TSCLKDIV ((uint16_t volatile *)SPT1_TSCLKDIV) |
#define pSPT1_TX ((uint16_t volatile *)SPT1_TX) |
#define pSPT1_TX_CONFIG0 ((uint16_t volatile *)SPT1_TX_CONFIG0) |
#define pSPT1_TX_CONFIG1 ((uint16_t volatile *)SPT1_TX_CONFIG1) |
#define pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) |
#define pSWRST ((uint32_t volatile *)SWRST) |
#define pSYSCR ((uint32_t volatile *)SYSCR) |
#define pTBUF ((void * volatile *)TBUF) |
#define pTBUFCTL ((uint32_t volatile *)TBUFCTL) |
#define pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) |
#define pTCNTL ((uint32_t volatile *)TCNTL) |
#define pTCOUNT ((uint32_t volatile *)TCOUNT) |
#define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG) |
#define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER) |
#define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD) |
#define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH) |
#define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG) |
#define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER) |
#define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD) |
#define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH) |
#define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG) |
#define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER) |
#define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD) |
#define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH) |
#define pTIMER_DISABLE ((uint16_t volatile *)TIMER_DISABLE) |
#define pTIMER_ENABLE ((uint16_t volatile *)TIMER_ENABLE) |
#define pTIMER_STATUS ((uint16_t volatile *)TIMER_STATUS) |
#define pTPERIOD ((uint32_t volatile *)TPERIOD) |
#define pTSCALE ((uint32_t volatile *)TSCALE) |
#define pUART_DLH ((uint16_t volatile *)UART_DLH) |
#define pUART_DLL ((uint16_t volatile *)UART_DLL) |
#define pUART_GCTL ((uint16_t volatile *)UART_GCTL) |
#define pUART_IER ((uint16_t volatile *)UART_IER) |
#define pUART_IIR ((uint16_t volatile *)UART_IIR) |
#define pUART_LCR ((uint16_t volatile *)UART_LCR) |
#define pUART_LSR ((uint16_t volatile *)UART_LSR) |
#define pUART_MCR ((uint16_t volatile *)UART_MCR) |
#define pUART_RBR ((uint16_t volatile *)UART_RBR) |
#define pUART_SCR ((uint16_t volatile *)UART_SCR) |
#define pUART_THR ((uint16_t volatile *)UART_THR) |
#define pVR_CTL ((uint16_t volatile *)VR_CTL) |
#define pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) |
#define pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) |
#define pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) |